
Enhanced Direct Memory Access Controller (eDMA)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
24-3
24.1.3.2
Debug Mode
In debug mode, the eDMA does not accept new transfer requests when its debug input signal is asserted.
If the signal is asserted during transfer of a block of data described by a minor loop in the current active
channel’s TCD, the eDMA continues operation until completion of the minor loop.
24.2
External Signal Description
The eDMA has no external signals.
24.3
Memory Map and Registers
This section provides a detailed description of all eDMA registers.
24.3.1
Module Memory Map
The eDMA memory map is shown in
. The address of each register is given as an offset to the
eDMA base address. Registers are listed in address order, identified by complete name and mnemonic, and
list the type of accesses allowed.
shows a graphical representation of the same memory map.
The eDMA’s programming model is partitioned into two regions: the first region defines a number of
registers providing control functions; however, the second region corresponds to the local transfer control
descriptor memory.
Some registers are implemented as two 32-bit registers, and include H and L suffixes, signaling the high
and low portions of the control function.
Table 24-1. eDMA Memory Map
Offset from
EDMA_BASE
(0xFFF4_4000)
Register
Access Reset Value
Section/Page
Size
0x0000
EDMA_CR—eDMA control register
R/W
0x0000_0400
32
0x0004
EDMA_ESR—eDMA error status register
R
0x0000_0000
32
0x0008
Reserved
0x000C
EDMA_ERQRL—eDMA enable request register
(channels 31–00)
R/W
0x0000_0000
32
0x0010
Reserved
0x0014
EDMA_EEIRL—eDMA enable error interrupt register
(channels 31–00)
R/W
0x0000_0000
32
0x0018
EDMA_SERQR—eDMA set enable request register
W
0x00
8
0x0019
EDMA_CERQR—eDMA clear enable request register
W
0x00
8
0x001A
EDMA_SEEIR—eDMA set enable error interrupt register
W
0x00
8
0x001B
EDMA_CEEIR—eDMA clear enable error interrupt register
W
0x00
8
0x001C
EDMA_CIRQR—eDMA clear interrupt request register
W
0x00
8
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...