
Deserial – Serial Peripheral Interface (DSPI)
PXN20 Microcontroller Reference Manual, Rev. 1
30-52
Freescale Semiconductor
It is recommended that the baud rate is the same for all transfers made while using the continuous SCK.
Switching clock polarity between frames while using continuous SCK can cause errors in the transfer.
Continuous SCK operation is not guaranteed if the DSPI is put into halt mode or module disable mode.
Enabling continuous SCK disables the PCS to SCK delay and the delay after transfer (T
DT
) is fixed at one
T
SCK
cycle. When TSB configuration is enabled the T
DT
is programmable to a minimum of 1xT
SCK
cycles
by configuring PDT and DT values in the respective CTAR register.
for continuous SCK format with continuous selection disabled.
Enabling continuous SCK disables the PCS to SCK delay and the after SCK delay. The delay after transfer
is fixed at one SCK cycle.
shows timing diagram for continuous SCK format with continuous
selection disabled.
Figure 30-36. Continuous SCK Timing Diagram (CONT = 0)
If the CONT bit in the TX FIFO entry is set or the DCONT in the DSPI_DSICR is set, PCS remains
asserted between the transfers. Under certain conditions, SCK can continue with PCS asserted, but with
no data being shifted out of SOUT (SOUT pulled high). This can cause the slave to receive incorrect data.
Those conditions include:
•
Continuous SCK with CONT bit set, but no data in the transmit FIFO.
•
Continuous SCK with CONT bit set and entering STOPPED state (refer to
•
Continuous SCK with CONT bit set and entering halt mode or module disable mode.
shows timing diagram for continuous SCK format with continuous selection enabled.
SCK
(CPOL = 0)
PCS
SCK
(CPOL = 1)
Master SOUT
t
DT
t
DT
= 1 SCK.
Master SIN
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...