
Media Local Bus (MLB)
PXN20 Microcontroller Reference Manual, Rev. 1
27-28
Freescale Semiconductor
serial format required by the MLB interface. Data is transferred over the MLB in quadlets (32-bit words).
The MLB protocol supports as many as 32 quadlets per frame.
27.4.1
Clocking Requirements
The system clock (SYS_CLK) requirements for operation are shown in
27.4.1.1
Reset
Soft reset of the physical and logical channel blocks is provided via the DDCE[MRS] bit.
Hard reset of the physical and logical channel blocks is enabled via the DCCR[MHRE] bit. When set,
reception of the global or device system reset commands resets the physical and link layers.
27.4.2
Interrupts
The MLB module generates 18 different interrupts, which are summarized in
. For more
information on interrupts, please see
Chapter 10, Interrupts and Interrupt Controller (INTC).
Table 27-23. Minimum MediaLB System Clock Requirements
Fs
MLBCLK
Minimum System Clock Speed
44.1 kHz
256 FS
12 MHz
512 FS
23 MHz
1024 FS
46 MHz
48.0 kHz
256 FS
13 MHz
512 FS
25 MHz
1024 FS
50 MHz
48.1 kHz
256 FS
13 MHz
512 FS
25 MHz
1024 FS
50 MHz
Table 27-24. MLB Interrupts
Interrupt Name
PXN20
Interrupt Vector
Interrupt Flag Bits
Interrupt Mask Bits
MLB Channel Interrupt
95
CSCR0[20:31]
to
CSCR15[20:31]
CECR0[9:15]
to
CECR15[9:15]
MLB System Interrupt
96
SSCR[25:31]
SMCR[25:31]
MLB Logical Channel 0 Interrupt
97
CSCR0[20:31]
CECR0[9:15]
MLB Logical Channel 1 Interrupt
98
CSCR1[20:31]
CECR1[9:15]
MLB Logical Channel 2 Interrupt
99
CSCR2[20:31]
CECR2[9:15]
MLB Logical Channel 3 Interrupt
100
CSCR3[20:31]
CECR3[9:15]
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...