
Media Local Bus (MLB)
PXN20 Microcontroller Reference Manual, Rev. 1
27-16
Freescale Semiconductor
27.3.2.9
Isochronous Base Address Configuration Register (IBCR)
The Isochronous Base Address Configuration Register (IBCR) allows system software to define the base
address for isochronous RX/TX system memory buffers.
27.3.2.10 Channel Interrupt Configuration Register (CICR)
The Channel Interrupt Configuration Register (CICR) reflects the channel interrupt status of the individual
MLB logical channels. These bits are set by hardware when a channel interrupt is generated. The channel
interrupt bits are sticky and can only be reset by software.
Table 27-15. CBCR Field Descriptions
Field
Description
CRBA
[31:16]
Control Receive Base Address. This base address is shared by all control RX channels and defines the upper 16
bits of the 32-bit system memory address for these channels.
CTBA
[31:16]
Control Transmit Base Address. This base address is shared by all control TX channels and defines the upper 16
bits of the 32-bit system memory address for these channels.
Offset: ML 0x002C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
IRBA[31:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ITBA[31:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 27-10. Isochronous Base Address Configuration Register (IBCR)
Table 27-16. IBCR Field Descriptions
Field
Description
IRBA
[31:16]
Isochronous Receive Base Address. This base address is shared by all Isochronous RX channels and defines the
upper 16 bits of the 32-bit system memory address for these channels.
ITBA
[31:16]
Isochronous Transmit Base Address. This base address is shared by all Isochronous TX channels and defines the
upper 16 bits of the 32-bit system memory address for these channels.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...