
Introduction
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
1-19
1.7.25
Media Local Bus (MLB)
The following summarizes the MLB configuration:
•
Support of 16 logical channels running at a maximum speed of 1024 Fs
•
Transmission of commands and data and reception of receive status when functioning as the
transmitting device associated with a logical channel address
•
Reception of commands and data and transmission as receive status responses when functioning
as the receiving device associated with a logical channel address
•
System channel command handling
•
Internal DMA operation
•
Local channel buffer RAM (single port RAM) size of 2048
36 bits words
•
Support for 3-pin only
•
Support for MLB I/O voltage specs 2.5 V (nominal) and 3.3 V (nominal)
NOTE
The MLB is available on the PXN21 only.
1.7.26
Real Time Counter (RTC)
Real Time counter supports wake-up from Low Power modes or real time clock generation
•
Configurable resolution for different timeout periods
— 1 sec resolution for > 1 hour period
— 1 ms resolution for 2-second period
•
Selectable clock sources from:
— Internal 128 kHz RC oscillator
— Internal 16 MHz RC oscillator
— 32 kHz external oscillator
•
RTC supports continued operation through reset, count only reset manually, or by power on reset
(POR)
1.7.27
JTAG Controller (JTAGC)
The JTAGC is compliant with the IEEE 1149.1-2001standard and has the following main features:
•
IEEE 1149.1-2001 test access port (TAP) interface
•
A JCOMP input that provides the ability to share the TAP
•
A 5-bit instruction register that supports several IEEE 1149.1-2001 defined instructions, as well as
several public and private MCU specific instructions
•
Three test data registers: Bypass register, boundary scan register and a device identification register
•
Supporting boundary scan testing
•
TAP controller state machine
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...