
Clocks, Reset, and Power (CRP)
PXN20 Microcontroller Reference Manual, Rev. 1
6-16
Freescale Semiconductor
•
LVI reset enables
•
LVI lock bit
Offset: CR 0x0070
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R LVI5
LOCK
LVI5
RE
0
0
0
0
0
0
0
LVI5H
IE
LVI5N
IE
LVI5
IE
0
0
FRIE FDIS
W
Reset
0
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
LVI5HIF LVI5NF LVI5F
0
0
FRF FRDY
W
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
These bits are only reset by power on, VDD15 LVI, VDD33 LVI, VDDSYN LVI, and VDD5 Low LVI.
Figure 6-14. SoC Status and Control Register (CRP_SOCSC)
Table 6-14. CRP_SOCSC Field Descriptions
Field
Description
LVI5LOCK
LVI5 Lock. The LVI5LOCK bit disables writes to the LVI5RE register bit. After it is set, this bit remains set until
the next POR.
0 LVI5RE writeable.
1 LVI5RE not writeable.
LVI5RE
LVI5 Reset Enable. The LVI5RE bit enables the reset function of the LVI5.
0 LVI5 does not generate a reset when LVI5F is set.
1 LVI5 generates a reset when the LVI5F is set.
Note: When the VRCSEL pin is low, the 5V LVI logic is disabled and this bit has no effect.
LVI5HIE
LVI5 High Interrupt Enable. TheLVI5HIE bit enables interrupts requests to the system if LVI5HF is asserted.
0 LVI5H interrupts disabled.
1 LVI5H interrupts enabled.
Note: When the VRCSEL pin is low, the 5V LVI logic is disabled and this bit has no effect.
LVI5NIE
LVI5N Interrupt Enable. TheLVI5NIE bit enables interrupts requests to the system if LVI5NF is asserted.
0 LVI5N interrupts disabled.
1 LVI5N interrupts enabled.
Note: When the VRCSEL pin is low, the 5V LVI logic is disabled and this bit has no effect.
LVI5IE
LVI5 Interrupt Enable. TheLVI5IE bit enables interrupts requests to the system if LVI5F is asserted.
0 LVI5 interrupts disabled.
1 LVI5 interrupts enabled.
Note: When the VRCSEL pin is low, the 5V LVI logic is disabled and this bit has no effect.
FRIE
Flash Ready Interrupt Enable. The FRIE bit enables an interrupt that is generated based on the value of FRF.
This notifies the user that the Flash is ready and available for read/write operations.
0 FRF interrupts disabled.
1 FRF interrupts enabled.
FDIS
Flash Disable. The FDIS bit places the flash into a disabled low power state. See
Mode,
for more information.
0 Flash enabled.
1 Flash disabled.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...