
System Integration Unit (SIU)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
8-69
combined overrun interrupt request is used in the device, and the individual overrun requests are not
connected.
Each IRQ pin has a programmable filter for rejecting glitches on the IRQ signals. The filter length for the
IRQ pins is specified in the external IRQ digital filter register (SIU_IDFR).
Figure 8-70. SIU DMA/Interrupt Request Diagram
8.4.4
GPIO Operation
All GPIO functionality is provided by the SIU. Each pin that has GPIO functionality has an associated Pin
Configuration Register in the SIU where the GPIO function is selected for the pin. In addition, each pin
with GPIO functionality has an input data register (SIU_GPDI
n
) and an output data register
(SIU_GPDO
n
). The SIU also implements several parallel GPIO registers (SIU_PGPDO
n
and
SIU_PGPDI
n
) that can be used to access as many as 32 GPIO bits in single- and word-sized accesses. The
values read/written to these parallel register is coherent with the data read/written to the SIU_GPDO
n
and
SIU_GPDI
n
registers
.
8.4.5
Internal Multiplexing
The IMUX Select Registers (SIU_ISEL
n
) provide selection of the input source for the ADC external
trigger inputs and the SIU external interrupts.
8.4.5.1
ADC External Trigger Input Multiplexing
The two ADC external trigger inputs (start of conversion and injected trigger) can be connected to four
different external pins or to PIT2. The input source for each ADC external trigger is individually specified
in the IMUX Select Register 4 (SIU_ISEL4). Figure
gives an example of the multiplexing of
•
•
•
•
Interrupt
controller
DMA/In
terrup
t Select
EIF0
EIF1
EIF2
EIF3
EIF4
EIF15
IMUX
DMA
request
eDMA
OVF0
OVF1
OVF15
SIU_OSR
SIU_EISR
External
IRQ pins or
internal
sources
•
•
•
•
•
SIU_DIRSR
SIU
NMI1
NMI0
PC6
PC5
•
•
•
Secondary
CPU
Primary
CPU
•
•
Overrun
request
Critical
interrupt
EIF4–EIF15
DIRS0
DIRS1
DIRS0
DIRS1
DIRS0
DIRS1
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...