
Enhanced Direct Memory Access Controller (eDMA)
PXN20 Microcontroller Reference Manual, Rev. 1
24-38
Freescale Semiconductor
24.5.4
DMA Arbitration Mode Considerations
24.5.4.1
Fixed-Group Arbitration, Fixed-Channel Arbitration
In this mode, the channel service request from the highest priority channel in the highest priority group is
selected to execute. If the eDMA is programmed so the channels within one group use fixed priorities, and
that group is assigned the highest fixed priority of all groups, it is possible for that group to take all the
bandwidth of the eDMA controller. That is, no other groups can be serviced if there is always at least one
DMA request pending on a channel in the highest priority group when the controller arbitrates the next
DMA request. The advantage of this scenario is that latency can be small for channels that need to be
serviced quickly. Preemption is available in this scenario only.
DMA_MUX_CHCONFIG9_SOURCE
9
DMA_MUX.CHCONFIG9[SOURCE]
DMA MUX channel 9 source
DMA_MUX_CHCONFIG10_SOURCE
10
DMA_MUX.CHCONFIG10[SOURCE]
DMA MUX channel 10 source
DMA_MUX_CHCONFIG11_SOURCE
11
DMA_MUX.CHCONFIG11[SOURCE]
DMA MUX channel 11 source
DMA_MUX_CHCONFIG12_SOURCE
12
DMA_MUX.CHCONFIG12[SOURCE]
DMA MUX channel 12 source
DMA_MUX_CHCONFIG13_SOURCE
13
DMA_MUX.CHCONFIG13[SOURCE]
DMA MUX channel 13 source
DMA_MUX_CHCONFIG14_SOURCE
14
DMA_MUX.CHCONFIG14[SOURCE]
DMA MUX channel 14 source
DMA_MUX_CHCONFIG15_SOURCE
15
DMA_MUX.CHCONFIG15[SOURCE]
DMA MUX channel 15 source
DMA_MUX_CHCONFIG16_SOURCE
16
DMA_MUX.CHCONFIG16[SOURCE]
DMA MUX channel 16 source
DMA_MUX_CHCONFIG17_SOURCE
17
DMA_MUX.CHCONFIG17[SOURCE]
DMA MUX channel 17 source
DMA_MUX_CHCONFIG18_SOURCE
18
DMA_MUX.CHCONFIG18[SOURCE]
DMA MUX channel 18 source
DMA_MUX_CHCONFIG19_SOURCE
19
DMA_MUX.CHCONFIG19[SOURCE]
DMA MUX channel 19 source
DMA_MUX_CHCONFIG20_SOURCE
20
DMA_MUX.CHCONFIG20[SOURCE]
DMA MUX channel 20 source
DMA_MUX_CHCONFIG21_SOURCE
21
DMA_MUX.CHCONFIG21[SOURCE]
DMA MUX channel 21 source
DMA_MUX_CHCONFIG22_SOURCE
22
DMA_MUX.CHCONFIG22[SOURCE]
DMA MUX channel 22 source
DMA_MUX_CHCONFIG23_SOURCE
23
DMA_MUX.CHCONFIG23[SOURCE]
DMA MUX channel 23 source
DMA_MUX_CHCONFIG24_SOURCE
24
DMA_MUX.CHCONFIG24[SOURCE]
DMA MUX channel 24 source
DMA_MUX_CHCONFIG25_SOURCE
25
DMA_MUX.CHCONFIG25[SOURCE]
DMA MUX channel 25 source
DMA_MUX_CHCONFIG26_SOURCE
26
DMA_MUX.CHCONFIG26[SOURCE]
DMA MUX channel 26 source
DMA_MUX_CHCONFIG27_SOURCE
27
DMA_MUX.CHCONFIG27[SOURCE]
DMA MUX channel 27 source
DMA_MUX_CHCONFIG28_SOURCE
28
DMA_MUX.CHCONFIG28[SOURCE]
DMA MUX channel 28 source
DMA_MUX_CHCONFIG29_SOURCE
29
DMA_MUX.CHCONFIG29[SOURCE]
DMA MUX channel 29 source
DMA_MUX_CHCONFIG30_SOURCE
30
DMA_MUX.CHCONFIG30[SOURCE]
DMA MUX channel 30 source
DMA_MUX_CHCONFIG31_SOURCE
31
DMA_MUX.CHCONFIG31[SOURCE]
DMA MUX channel 31 source
Table 24-22. DMA Request Summary for eDMA (continued)
DMA Request
Channel
Source
Description
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...