
Analog-to-Digital Converter (ADC)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
34-5
0x0124
PRECDATAREG9 — Channel 9 Data Register
RO
0x0000_0000
32
0x0128
PRECDATAREG10 — Channel 10 Data Register
RO
0x0000_0000
32
0x012C
PRECDATAREG11 — Channel 11 Data Register
RO
0x0000_0000
32
0x0130
PRECDATAREG12 — Channel 12 Data Register
RO
0x0000_0000
32
0x0134
PRECDATAREG13 — Channel 13 Data Register
RO
0x0000_0000
32
0x0138
PRECDATAREG14 — Channel 14 Data Register
RO
0x0000_0000
32
0x013C
PRECDATAREG15 — Channel 15 Data Register
RO
0x0000_0000
32
0x0140
PRECDATAREG16 — Channel 16 Data Register
RO
0x0000_0000
32
0x0144
PRECDATAREG17 — Channel 17 Data Register
RO
0x0000_0000
32
0x0148
PRECDATAREG18 — Channel 18 Data Register
RO
0x0000_0000
32
0x014C
PRECDATAREG19 — Channel 19 Data Register
RO
0x0000_0000
32
0x0150
PRECDATAREG20 — Channel 20 Data Register
RO
0x0000_0000
32
0x0154
PRECDATAREG21 — Channel 21 Data Register
RO
0x0000_0000
32
0x0158
PRECDATAREG22 — Channel 22 Data Register
RO
0x0000_0000
32
0x015C
PRECDATAREG23 — Channel 23 Data Register
RO
0x0000_0000
32
0x0160
PRECDATAREG24 — Channel 24 Data Register
RO
0x0000_0000
32
0x0164
PRECDATAREG25 — Channel 25 Data Register
RO
0x0000_0000
32
0x0168
PRECDATAREG26 — Channel 26 Data Register
RO
0x0000_0000
32
0x016C
PRECDATAREG27 — Channel 27 Data Register
RO
0x0000_0000
32
0x0170
PRECDATAREG28 — Channel 28 Data Register
RO
0x0000_0000
32
0x0174
PRECDATAREG29 — Channel 29 Data Register
RO
0x0000_0000
32
0x0178
PRECDATAREG30 — Channel 30 Data Register
RO
0x0000_0000
32
0x017C
PRECDATAREG31 — Channel 31 Data Register
RO
0x0000_0000
32
0x0180
INTDATAREG0 — Channel 32 Data Register
RO
0x0000_0000
32
0x0184
INTDATAREG1 — Channel 33 Data Register
RO
0x0000_0000
32
0x0188
INTDATAREG2 — Channel 34 Data Register
RO
0x0000_0000
32
0x018C
INTDATAREG3 — Channel 35 Data Register
RO
0x0000_0000
32
0x0190
INTDATAREG4 — Channel 36 Data Register
RO
0x0000_0000
32
0x0194
INTDATAREG5 — Channel 37 Data Register
RO
0x0000_0000
32
0x0198
INTDATAREG6 — Channel 38 Data Register
RO
0x0000_0000
32
0x019C
INTDATAREG7 — Channel 39 Data Register
RO
0x0000_0000
32
Table 34-1. ADC Memory Map (continued)
Offset from
ADC_BASE
(ADC_A=
0xFFF8_0000)
Register
Access
Reset Value
Section/Page
Size
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...