
Nexus Development Interface (NDI)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
36-55
Figure 36-40. Program Trace—Indirect Branch with Sync. Message
36.6.10.4 Data Trace
This section deals with the data trace mechanism supported by the module. Data trace is
implemented via data write messaging (DWM) and data read messaging (DRM), as per the IEEE-ISTO
5001-2003 standard.
36.6.10.4.1
Data Trace Messaging (DTM)
Data trace messaging for e200z6 is accomplished by snooping the e200z6 virtual data bus (between the
CPU and MMU), and storing the information for qualifying accesses (based on enabled features and
matching target addresses). The module traces all data access that meet the selected range and
attributes.
NOTE
Data trace is only performed on the e200z6 virtual data bus. This allows for
data visibility for the incorporated data cache. Only e200z6 CPU initiated
accesses are traced.
Data trace messaging can be enabled in one of two ways:
•
Setting the TM field of the DC1 register to enable data trace (DC1[TM]).
•
Using WT[DTS] to enable data trace on watchpoint hits (e200z6 watch points are configured
within the Nexus1 module)
36.6.10.4.2
DTM Message Formats
The Nexus3 module supports five types of DTM messages: data write, data read, data write
synchronization, data read synchronization and error messages.
Data Write Messages
The data write message contains the data write value and the address of the write access, relative to the
previous data trace message. Data write message information is messaged out in the following format:
MDO[1:0]
TCODE = 12
MCKO
MSEO[
Source Processor = 0b0000
Number of Sequential Instructions = 3
Full Target Address = 0xDEAD_FACE
00 11 00 00 00 11 10 11 00 11 10 10 11 11 01 11 10 10 10 11 01 11 00
Note: This is representative only. The PXN20 supports only Full-Port Mode with 12 MDO pins.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...