
Error Correction Status Module (ECSM)
PXN20 Microcontroller Reference Manual, Rev. 1
19-10
Freescale Semiconductor
19.2.2.6
Platform Flash ECC Master Number Register (PFEMR)
The PFEMR is a 4-bit register for capturing the AXBS bus master number of the last properly enabled
ECC event in the platform flash memory. Depending on the state of the ECC configuration register, an
ECC event in the platform flash causes the address, attributes and data associated with the access to be
loaded into the PFEAR, PFEMR, PFEAT, and PFEDR registers and also the appropriate flag (PF1BC or
PFNCE) in the ECC status register to be asserted.
This register is read-only; any attempted write is ignored. See
and
for the platform
flash ECC master number register definition.
19.2.2.7
Platform Flash ECC Attributes Register (PFEAT)
The PFEAT is an 8-bit register for capturing the AXBS bus master attributes of the last properly enabled
ECC event in the platform flash memory. Depending on the state of the ECC configuration register, an
Offset:
ECSM_BAS 0x0050
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PFEAR
W
Reset
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PFEAR
W
Reset
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
Figure 19-5. Platform Flash ECC Address (PFEAR) Register
Table 19-7. PFEAR Field Descriptions
Field
Description
PFEAR
Platform Flash ECC Address Register. Contains the faulting access address of the last properly enabled platform
flash ECC event.
Offset: ECSM_BAS 0x0056
Access: User read-only
0
1
2
3
4
5
6
7
R
0
0
0
0
PFEMR
W
Reset
0
0
0
0
U
U
U
U
Figure 19-6. Platform Flash ECC Master Number (PFEMR) Register
Table 19-8. PFEMR Field Descriptions
Field
Description
PFEMR
Platform Flash CC Master Number Register. Contains the AXBS bus master number of the faulting access of the
last properly enabled platform flash ECC event.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...