
Analog-to-Digital Converter (ADC)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
34-9
EDGE
Start trigger edge/ level detection. The following table shows the interaction between the EDGE bit and the
TRGEN and EDGLEV bits.
XSTRTEN
External Start enable. This can be used in order to synchronize the START events of two ADCs.
0 START signal is disabled.
1 START signal is asserted when external START is detected.
NSTART
Normal Start conversion. Setting this bit starts the chain or scan conversion. Resetting this bit during scan
mode causes the current chain conversion to finish, then stops the operation.
This bit stays high while the conversion is ongoing (or pending during injection mode).
0 Causes the current chain conversion to finish and stops the operation.
1 Starts the chain or scan conversion.
JTRGEN
Injection external trigger enable.
0 External trigger disabled for channel injection (injected conversion cannot be started using an external
signal).
1 External trigger enabled for channel injection.
JEDGE
Injection trigger edge selection. Edge selection for external trigger, if JTRGEN = 1.
0 Selects falling edge for the external trigger.
1 Selects rising edge for the external trigger.
JSTART
Injection start. Setting this bit starts the configured injected analog channels to be converted by software.
Resetting this bit has no effect, as the injected chain conversion cannot be interrupted.
CTUEN
Cross Triggering Unit enable.
0 The cross triggering unit is disabled and the triggered injected conversion cannot take place.
1 The cross triggering unit is enabled and the triggered injected conversion can take place.
Note: The CTU is not implemented on the PXN20.
ADCLKSEL
Analog clock frequency selector. When this bit is set, the AD_clk frequency is equal to ipg_clk frequency.
Otherwise, the AD_clk frequency is half ipg_clk frequency. This bit can be written in Power Down mode only.
0 AD_clk frequency is half ipg_clk frequency.
1 AD_clk frequency is equal to ipg_clk frequency.
ABORTCHAIN Abort chain. When this bit is set, the ongoing Chain Conversion is aborted. This bit is reset by hardware as
soon as a new conversion is requested.
0 Conversion is not affected.
1 Aborts the ongoing chain conversion.
ABORT
Abort conversion. When this bit is set, the ongoing conversion is aborted and a new conversion is invoked.
This bit is reset by hardware as soon as a new conversion is invoked.
0 Conversion is not affected.
1 Aborts the ongoing conversion.
Table 34-2. MCR Field Descriptions (continued)
Field
Description
TRGEN
EDGLEV
EDGE
Trigger Detection
0
n
n
External triggering disabled
1
0
0
External trigger on falling edge of trigger
1
0
1
External trigger on rising edge of trigger
1
1
0
External trigger on low edge of trigger
1
1
1
External trigger on high edge of trigger
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...