
Analog-to-Digital Converter (ADC)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
34-13
34.3.2.5
Channel Pending Register 1 (CEOCFR1)
CEOCFR1 is the End of Conversion Pending Interrupt register for group 1 channels (channels 32–63).
34.3.2.6
Channel Pending Register 2 (CEOCFR2)
CEOCFR2 is the End of Conversion Pending Interrupt register for group 2 channels (channels 64–95).
Address: AD 0x0014
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
EOC
CH31
EOC
CH30
EOC
CH29
EOC
CH28
EOC
CH27
EOC
CH26
EOC
CH25
EOC
CH24
EOC
CH23
EOC
CH22
EOC
CH21
EOC
CH20
EOC
CH19
EOC
CH18
EOC
CH17
EOC
CH16
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EOC
CH15
EOC
CH14
EOC
CH13
EOC
CH12
EOC
CH11
EOC
CH10
EOC
CH9
EOC
CH8
EOC
CH7
EOC
CH6
EOC
CH5
EOC
CH4
EOC
CH3
EOC
CH2
EOC
CH1
EOC
CH0
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 34-5. Channel Pending Registers 0 (CEOCFR0)
Table 34-5. CEOCFR0 Field Descriptions
Field
Description
EOCCHn
When set, the conversion of channel n has been completed.
Address: AD 0x0018
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
EOC
CH63
EOC
CH62
EOC
CH61
EOC
CH60
EOC
CH59
EOC
CH58
EOC
CH57
EOC
CH56
EOC
CH55
EOC
CH54
EOC
CH53
EOC
CH52
EOC
CH51
EOC
CH50
EOC
CH49
EOC
CH48
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EOC
CH47
EOC
CH46
EOC
CH43
EOC
CH44
EOC
CH43
EOC
CH42
EOC
CH41
EOC
CH40
EOC
CH39
EOC
CH38
EOC
CH37
EOC
CH36
EOC
CH35
EOC
CH34
EOC
CH33
EOC
CH32
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 34-6. Channel Pending Register 1 (CEOCFR1)
Table 34-6. CEOCFR1 Field Descriptions
Field
Description
EOCCHn
When set, the conversion of channel n has been completed.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...