
System Integration Unit (SIU)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
8-17
8.3.2.5
DMA/Interrupt Request Enable Register (SIU_DIRER)
The SIU_DIRER allows the assertion of a DMA or interrupt request if the corresponding flag bit is set in
the SIU_EISR. The external interrupt request enable bits enable the interrupt. SIU_DIRER only affects
interrupts and has no effect on enabling/selecting DMA requests. There are five interrupt requests from the
SIU to the interrupt controller. The first four interrupts (0 to 3) go from the SIU to the interrupt controller.
The remaining interrupts (4 to 15) are ORed together to form one additional source to the interrupt
controller.
The EIRE bits allow selection of which external interrupt request flag bits cause assertion of the one
interrupt request signal.
Offset:
SI 0x0014
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
NMI0 NMI1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
w1c
w1c
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EIF
15
EIF
14
EIF
13
EIF
12
EIF
11
EIF
10
EIF
9
EIF
8
EIF
7
EIF
6
EIF
5
EIF
4
EIF
3
EIF
2
EIF
1
EIF
0
W
Reset
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Figure 8-5. SIU External Interrupt Status Register (SIU_EISR)
Table 8-7. SIU_EISR Field Descriptions
Field
Description
NMI0
Non-Maskable Interrupt Flag for primary CPU (Z6). NMI0 is for the primary core. This bit is set when an
edge-triggered event occurs on the corresponding NMI0 input.
0 No edge-triggered event occurred on the corresponding NMI0 input.
1 An edge-triggered event occurred on the corresponding NMI0 input.
NMI1
Non-Maskable Interrupt Flag for secondary CPU (Z0). NMI1 is for the secondary core. This bit is set when an
edge-triggered event occurs on the corresponding NMI1 input.
0 No edge-triggered event occurred on the corresponding NMI1 input.
1 An edge-triggered event occurred on the corresponding NMI1 input.
EIFn
External Interrupt Request Flag n. Set when an edge-triggered event occurs on the corresponding IRQn input.
0 No edge triggered event occurred on the corresponding IRQn input.
1 An edge triggered event occurred on the corresponding IRQn input.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...