
AMBA Crossbar Switch (AXBS)
PXN20 Microcontroller Reference Manual, Rev. 1
16-2
Freescale Semiconductor
The AXBS supports six slaves running at system frequency. The slave data bus width is 64 bits.
summarizes the crossbar slave port assignments.
16.1.3
Overview
The AXBS allows for concurrent transactions to occur from any master port to any slave port. It is possible
for all master ports and slave ports to be in use at the same time as a result of independent master requests.
If a slave port is simultaneously requested by more than one master port, arbitration logic selects the higher
priority master and grant it ownership of the slave port. All other masters requesting that slave port are
stalled until the higher priority master completes its transactions.
By default, requesting masters are granted access based on a fixed priority. A round-robin priority mode
also is available. In this mode, requesting masters are treated with equal priority and are granted access to
a slave port in round-robin fashion, based on the ID of the last master to be granted access. A block diagram
of the AXBS is shown in
.
The AXBS can place a slave port in a low-power park mode to avoid dissipating any power transitional
address, control or data signals when the master port is not actively accessing the slave port. There is a
one-cycle arbitration overhead for exiting low-power park mode.
16.1.4
Features
•
Six master ports:
— Z6 core/Nexus
— eDMA
— Media Local Bus (MLB)
— Fast Ethernet Controller (FEC)
— FlexRay
— Z0 core
M6
Off Platform (FlexRay)
6
M7
Z0 Core
1
Table 16-2. Slave Port Assignments
AXBS Port
AXBS Module
S0
Flash port dedicated to Z6
S1
Flash port for all other masters
S2
512K SRAM at address 0x4000_0000
S3
80K SRAM at address 0x4008_0000
S6
AIPS A
S7
AIPS B
Table 16-1. Master Assignments and Master IDs
AXBS Port
AXBS Module
Master ID
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...