
FlexRay Communication Controller (FlexRAY)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
26-137
While the protocol is in
POC:config
state, the application must program the offsets for the tables into the
Sync Frame Table Offset Register (SFTOR)
.
26.6.12.4 Sync Frame ID and Sync Frame Deviation Table Generation
The application controls the generation process of the Sync Frame ID and Sync Frame Deviation Tables
into the FlexRay memory using the
Sync Frame Table Configuration, Control, Status Register
. A summary of the copy modes is given in
The Sync Frame Table generation process is described in the following for the even cycle. The same
sequence applies to the odd cycle.
If the application has enabled the sync frame table generation by setting SFTCCSR.SIDEN to 1, the
controller starts the update of the even cycle related tables after the start of the NIT of the next even cycle.
The controller checks if the application has locked the tables by reading the SFTCCSR.ELKS lock status
bit. If this bit is set, the controller will not update the table in this cycle. If this bit is cleared, the controller
locks this table and starts the table update. To indicate that these tables are currently updated and may
contain inconsistent data, the controller clears the even table valid status bit SFTCCSR[EVAL]. Once all
table entries related to the even cycle have been transferred into the FlexRay memory, the controller sets
the even table valid bit SFTCCSR[EVAL] and the Even Cycle Table Written Interrupt Flag EVT_IF in the
Protocol Interrupt Flag Register 1 (PIFR1)
. If the interrupt enable flag EVT_IE is set, an interrupt request
is generated.
To read the generated tables, the application must lock the tables to prevent the controller from updating
these tables. The locking is initiated by writing a 1 to the even table lock trigger SFTCCSR.ELKT. When
the even table is not currently updated by the controller, the lock is granted and the even table lock status
bit SFTCCSR.ELKS is set. This indicates that the application has successfully locked the even sync tables
and the corresponding status information fields SFRA, SFRB in the
. The value in the SFTCCSR.CYCNUM field provides the number of the cycle that this table
is related to.
The number of available table entries per channel is provided in the SFCNTR.SFEVA and
SFCNTR.SFEVB fields. The application can now start to read the sync table data from the locations given
in
Table 26-114. Sync Frame Table Generation Modes
SFTCCSR
Description
OPT
SDVEN
SIDEN
0
0
0
No Sync Frame Table copy
0
0
1
Sync Frame ID Tables will be copied continuously
0
1
0
Reserved
0
1
1
Sync Frame ID Tables and Sync Frame Deviation Tables will be copied continuously
1
0
0
No Sync Frame Table copy
1
0
1
Sync Frame ID Tables for next even-odd-cycle pair will be copied
0
1
0
Reserved
1
1
1
Sync Frame ID Tables and Sync Frame Deviation Tables for next even-odd-cycle pair will be
copied
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...