
FlexRay Communication Controller (FlexRAY)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
26-55
NOTE
If the counter has reached its maximum value 0xFFFF and is in the
multicycle mode (SSCCR
n
[MCY] = 1), the counter is not reset to 0x0000.
The application can reset the counter by clearing the SSCCR
n
[MCY] bit
and waiting for the next cycle start, when the controller clears the counter.
Subsequently, the counter can be set into the multicycle mode again.
26.5.2.48 MTS A Configuration Register (MTSACFR)
This register controls the transmission of the Media Access Test Symbol MTS on channel A. For more
details, see
Section 26.6.13, MTS Generation.
26.5.2.49 MTS B Configuration Register (MTSBCFR)
This register controls the transmission of the Media Access Test Symbol MTS on channel B. For more
details, see
Section 26.6.13, MTS Generation.
Table 26-56. SSCR0–SSCR3 Field Descriptions
Field
Description
SLOTSTATUSCNT Slot Status Counter — This field provides the current value of the Slot Status Counter.
Base + 0x0080
Write: MTE: Anytime
CYCCNTMSK,CYCCNTVAL:
POC:config
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTE
0
CYCCNTMSK
0
0
CYCCNTVAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-48. MTS A Configuration Register (MTSACFR)
Table 26-57. MTSACFR Field Descriptions
Field
Description
MTE
Media Access Test Symbol Transmission Enable — This control bit is used to enable and disable the
transmission of the Media Access Test Symbol in the selected set of cycles.
0 MTS transmission disabled.
1 MTS transmission enabled.
CYCCNTMSK Cycle Counter Mask — This field provides the filter mask for the MTS cycle count filter.
CYCCNTVAL Cycle Counter Value — This field provides the filter value for the MTS cycle count filter.
Base + 0x0082
Write: MTE: Anytime
CYCCNTMSK,CYCCNTVAL:
POC:config
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTE
0
CYCCNTMSK
0
0
CYCCNTVAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-49. MTS B Configuration Register (MTSBCFR)
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...