
Nexus Development Interface (NDI)
PXN20 Microcontroller Reference Manual, Rev. 1
36-68
Freescale Semiconductor
is an example data write message with 12 MDO / 2 MSEO configuration
Note that T0, A0, D0 are the least significant bits where:
•
T
x
= TCODE number (fixed)
•
S
x
= Source processor (fixed)
•
Z
x
= Data size (fixed)
•
A
x
= Unique portion of the address (variable)
•
D
x
= Write data (variable - 8, 16 or 32-bit)
36.6.10.8
IEEE 1149.1 (JTAG) RD/WR Sequences
This section contains example JTAG/OnCE sequences used to access resources.
36.6.10.8.1
JTAG Sequence for Accessing Internal Nexus Registers
2
0
0
0
0
0
0
0
0
0
0
I3
I2
1
1
End Packet/End Message
3
X
X
X
X
S1
S0
T5
T4
T3
T2
T1
T0
0
0
Start of Next Message
Table 36-40. Direct Write Message Example (12 MDO / 2 MSEO)
Clock
MDO[11:0]
MSEO[1:0]
State
11
10
9
8
7
6
5
4
3
2
1
0
0
X
X
X
X
X
X
X
X
X
X
X
X
1
1
Idle (or end of last message)
1
Z1
Z0
S3
S2
S1
S0
T5
T4
T3
T2
T1
T0
0
0
Start Message
2
0
0
0
0
0
0
0
A3
A2
A1
A0
Z2
0
1
End Packet
3
X
X
X
X
D7
D6
D5
D4
D3
D2
D1
D0
1
1
End Packet/End Message
Table 36-41. Accessing Internal Nexus3 Registers via JTAG/OnCE
Step #
TMS Pin
Description
1
1
IDLE
SELECT-DR_SCAN
2
0
SELECT-DR_SCAN
CAPTURE-DR (Nexus command register value loaded in shifter)
3
0
CAPTURE-DR
SHIFT-DR
4
0
(7) TCK clocks issued to shift in direction (rd/wr) bit and first 6 bits of Nexus reg. addr.
5
1
SHIFT-DR
EXIT1-DR (7th bit of Nexus reg. shifted in)
6
1
EXIT1-DR
UPDATE-DR (Nexus shifter is transferred to Nexus command register)
7
1
UPDATE-DR
SELECT-DR_SCAN
8
0
SELECT-DR_SCAN
CAPTURE-DR (Register value is transferred to Nexus shifter)
Table 36-39. Direct Branch Message Example (12 MDO / 2 MSEO) (continued)
Clock
MDO[11:0]
MSEO[1:0]
State
11
10
9
8
7
6
5
4
3
2
1
0
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...