
Enhanced Serial Communication Interface (eSCI)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
31-37
used by the receiver. The received data bits are transferred into the internal shift register after the data
strobing. If noise or framing errors are detected, this is flagged as described in
31.4.5.3.14
Bit Synchronization
To adjust for baud rate mismatch, a synchronization of the cyclic sample counter RSC is performed during
start bit reception as described in
Section 31.4.5.3.15, Start Bit Sampling.
Additionally, the synchronization of the cyclic sample counter RSC can be configured to be performed
during data bit reception as described in
Section 31.4.5.3.16, Data Bit Sampling.
31.4.5.3.15
Start Bit Sampling
Figure 31-32. Start Bit Sampling and Strobing
Start Bit Qualification
To adjust for baud rate mismatch, the cyclic sample counter RSC is re-synchronized by reset after
successful start bit qualification. A start bit is successfully qualified, if no reception is ongoing and three
consecutive high samples are followed immediately by a low sample.
Start Bit Verification
After the successful start bit qualification the receiver starts to verify the start bit by a two out of three
samples majority voting.
A start bit is verified if at least two out of the three sample RSC3, RSC5, and RSC5 are sampled low. Noise
is detected when exactly one out of the three samples is high. The results of the start bit verification is
summarized in
.
Table 31-29. Start Bit Verification Result
[RS3, RS5, RS7]
Start Bit Verified
Noise Detected
000
Yes
No
001
Yes
Yes
010
Yes
Yes
1
Sampled Value
RCLK
START BIT
Receiver Input
START BIT
QUALIFICATION
1
1
1
1
1
0
0
0
0
0
0
0
4
5
6
7
8
2
sample counter reset
3
RSC
4
5
6
7
0
8
9
10
11
12
13
14
15
16
1
0
0
START BIT
VERIFICATION
NOISE
DETECTION
data strobing
0
1
0
0
1
0
0
0
2
sample counter wrap
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...