
Memory Map
PXN20 Microcontroller Reference Manual, Rev. 1
A-92
Freescale Semiconductor
0x00A0
CTU_EVTCFGR28 – Event configuration register 28
R/W
0x0000_0000
33.4.1.4/33-6
0x00A4
CTU_EVTCFGR29 – Event configuration register 29
R/W
0x0000_0000
33.4.1.4/33-6
0x00A8
CTU_EVTSELR30 – Event configuration register 30
R/W
0x0000_0000
33.4.1.4/33-6
0x00AC
CTU_EVTSELR31 – Event configuration register 31
R/W
0x0000_0000
33.4.1.4/33-6
0x00B0
CTU_EVTSELR32 – Event configuration register 32
R/W
0x0000_0000
33.4.1.4/33-6
0x00B4–0x3FFF
Reserved
0xFFFD_C000
DMA_MUX
Chapter 23, DMA Channel Multiplexer (DMA_MUX)
0x0000
CHCONFIG0—Channel #0 configuration
R/W
0x00
23.3.2.1/23-4
0x0001
CHCONFIG1—Channel #1 configuration
R/W
0x00
23.3.2.1/23-4
0x0002
CHCONFIG2—Channel #2 configuration
R/W
0x00
23.3.2.1/23-4
0x0003
CHCONFIG3—Channel #3 configuration
R/W
0x00
23.3.2.1/23-4
0x0004
CHCONFIG4—Channel #4 configuration
R/W
0x00
23.3.2.1/23-4
0x0005
CHCONFIG5—Channel #5 configuration
R/W
0x00
23.3.2.1/23-4
0x0006
CHCONFIG6—Channel #6 configuration
R/W
0x00
23.3.2.1/23-4
0x0007
CHCONFIG7—Channel #7 configuration
R/W
0x00
23.3.2.1/23-4
0x0008
CHCONFIG8—Channel #8 configuration
R/W
0x00
23.3.2.1/23-4
0x0009
CHCONFIG9—Channel #9 configuration
R/W
0x00
23.3.2.1/23-4
0x000A
CHCONFIG10—Channel #10 configuration
R/W
0x00
23.3.2.1/23-4
0x000B
CHCONFIG11—Channel #11 configuration
R/W
0x00
23.3.2.1/23-4
0x000C
CHCONFIG12—Channel #12 configuration
R/W
0x00
23.3.2.1/23-4
0x000D
CHCONFIG13—Channel #13 configuration
R/W
0x00
23.3.2.1/23-4
0x000E
CHCONFIG14—Channel #14 configuration
R/W
0x00
23.3.2.1/23-4
0x000F
CHCONFIG15—Channel #15 configuration
R/W
0x00
23.3.2.1/23-4
0x0010
CHCONFIG16—Channel #16 configuration
R/W
0x00
23.3.2.1/23-4
0x0011
CHCONFIG17—Channel #17 configuration
R/W
0x00
23.3.2.1/23-4
0x0012
CHCONFIG18—Channel #18 configuration
R/W
0x00
23.3.2.1/23-4
0x0013
CHCONFIG19—Channel #19 configuration
R/W
0x00
23.3.2.1/23-4
0x0014
CHCONFIG20—Channel #20 configuration
R/W
0x00
23.3.2.1/23-4
0x0015
CHCONFIG21—Channel #21 configuration
R/W
0x00
23.3.2.1/23-4
0x0016
CHCONFIG22—Channel #22 configuration
R/W
0x00
23.3.2.1/23-4
0x0017
CHCONFIG23—Channel #23 configuration
R/W
0x00
23.3.2.1/23-4
Table A-4. PXN20 Detailed Register Map (continued)
Address Offset
from Module Base
Register
Access
1
Reset Value
2
Section/Page
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...