
FlexRay Communication Controller (FlexRAY)
PXN20 Microcontroller Reference Manual, Rev. 1
26-148
Freescale Semiconductor
26.6.19.4 Freeze after System Bus Failure
If the SBFF bit in the
Module Configuration Register (MCR)
is set to 1, the controller will go into the
freeze mode immediately after the occurrence of one of the system bus access failures.
26.6.20 Interrupt Support
The controller provides 172 individual interrupt sources and five combined interrupt sources.
26.6.20.1 Individual Interrupt Sources
26.6.20.1.1
Message Buffer Interrupts
The controller provides 128 message buffer interrupt sources.
Each individual message buffer provides an interrupt flag MBCCSR
n
[MBIF] and an interrupt enable bit
MBCCSR
n
[MBIE]. The controller sets the interrupt flag when the slot status of the message buffer was
updated. If the interrupt enable bit is asserted, an interrupt request is generated.
26.6.20.1.2
FIFO Interrupts
The controller provides 2 FIFO interrupt sources.
Each of the 2 FIFO provides a Receive FIFO Almost Full Interrupt Flag. The controller sets the Receive
FIFO Almost Full Interrupt Flags (GIFER.FAFBIF, GIFER.FAFAIF) in the
if the corresponding Receive FIFO fill level exceeds the defined watermark.
26.6.20.1.3
Wakeup Interrupt
The controller provides one interrupt source related to the wakeup.
The controller sets the Wakeup Interrupt Flag GIFER.WUPIF when it has received a wakeup symbol on
the FlexRay bus. The controller generates an interrupt request if the interrupt enable bit GIFER.WUPIE is
asserted.
26.6.20.1.4
Protocol Interrupts
The controller provides 25 interrupt sources for protocol related events. For details, see
and
Protocol Interrupt Flag Register 1 (PIFR1)
. Each interrupt source has its own
interrupt enable bit.
26.6.20.1.5
CHI Error Interrupts
The controller provides 16 interrupt sources for CHI related error events. For details, see
. There is one common interrupt enable bit GIFER.CHIIE for all CHI error interrupt
sources.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...