
Fast Ethernet Controller (FEC)
PXN20 Microcontroller Reference Manual, Rev. 1
25-22
Freescale Semiconductor
25.3.4.14 Opcode/Pause Duration Register (OPD)
The OPD is read/write accessible. This register contains the 16-bit OPCODE and 16-bit pause duration
(PAUSE_DUR) fields used in transmission of a PAUSE frame. The OPCODE field is a constant value,
0x0001. When another node detects a PAUSE frame, that node pauses transmission for the duration
specified in the pause duration field. This register is not reset and must be initialized by the user. Refer to
Section 25.4.10, Full Duplex Flow Control,
for information on using the OPD register.
Offset: FE 0x00E8
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PADDR2
W
Reset
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
TYPE
W
Reset
1
0
0
0
1
0
0
0
0
0
0
0
1
0
0
0
Figure 25-13. Physical Address Upper Register (PAUR)
Table 25-16. PAUR Field Descriptions
Field
Description
PADDR2
Bytes 4 (bits 0:7) and 5 (bits 8:15) of the 6-byte individual address to be used for exact match, and the
Source Address field in PAUSE frames.
TYPE
The type field is used in PAUSE frames. These bits are a constant, 0x8808.
Offset: FE 0x00EC
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
OPCODE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PAUSE_DUR
W
Reset
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
Figure 25-14. Opcode/Pause Duration Register (OPD)
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...