
Memory Map
PXN20 Microcontroller Reference Manual, Rev. 1
A-38
Freescale Semiconductor
0x04C0
MBCCSR120–Message buffer configuration, control, status
register 120
R/W
0x0000
0x04C2
MBCCFR120–Message buffer cycle counter filter register 120
R/W
—
0x04C4
MBFIDR120–Message buffer frame ID register 120
R/W
0x0UUU
0x04C6
MBIDXR120–Message buffer index register 120
R/W
0x00UU
0x04C8
MBCCSR121–Message buffer configuration, control, status
register 121
R/W
0x0000
0x04CA
MBCCFR121–Message buffer cycle counter filter register 121
R/W
—
0x04CC
MBFIDR121–Message buffer frame ID register 121
R/W
0x0UUU
0x04CE
MBIDXR121–Message buffer index register 121
R/W
0x00UU
0x04D0
MBCCSR122–Message buffer configuration, control, status
register 122
R/W
0x0000
0x04D2
MBCCFR122–Message buffer cycle counter filter register 122
R/W
—
0x04D4
MBFIDR122–Message buffer frame ID register122
R/W
0x0UUU
0x04D6
MBIDXR122–Message buffer index register 122
R/W
0x00UU
0x04D8
MBCCSR123–Message buffer configuration, control, status
register 123
R/W
0x0000
0x04DA
MBCCFR123–Message buffer cycle counter filter register 123
R/W
—
0x04DC
MBFIDR123–Message buffer frame ID register 123
R/W
0x0UUU
0x04DE
MBIDXR123–Message buffer index register 123
R/W
0x00UU
0x04E0
MBCCSR124–Message buffer configuration, control, status
register 124
R/W
0x0000
0x04E2
MBCCFR124–Message buffer cycle counter filter register 124
R/W
—
0x04E4
MBFIDR124–Message buffer frame ID register 124
R/W
0x0UUU
0x04E6
MBIDXR124–Message buffer index register 124
R/W
0x00UU
0x04E8
MBCCSR125–Message buffer configuration, control, status
register 125
R/W
0x0000
0x04EA
MBCCFR125–Message buffer cycle counter filter register 125
R/W
—
0x04EC
MBFIDR125–Message buffer frame ID register 125
R/W
0x0UUU
0x04EE
MBIDXR125–Message buffer index register 125
R/W
0x00UU
0x04F0
MBCCSR126–Message buffer configuration, control, status
register 126
R/W
0x0000
0x04F2
MBCCFR26–Message buffer cycle counter filter register 126
R/W
—
0x04F4
MBFIDR126–Message buffer frame ID register 126
R/W
0x0UUU
0x04F6
MBIDXR126–Message buffer index register 126
R/W
0x00UU
Table A-4. PXN20 Detailed Register Map (continued)
Address Offset
from Module Base
Register
Access
1
Reset Value
2
Section/Page
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...