
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
1-1
Chapter 1
Introduction
1.1
Overview
The PXN20 products are compatible 32-bit microcontrollers built on Power Architecture
®
technology.
This document describes the available features, and highlights important characteristics of the devices.
The PXN20 products are designed to address the need for single chip industrial networking applications
and are tailored to address the need for high performance and high memory size while keeping the power
consumption low. Their core and bus architecture offer high performance processing optimized for
managing intensive data exchanges between different types of communication protocols. It capitalizes on
the available development infrastructure of current Power Architecture devices and will be supported with
software drivers and an operating system to assist with user implementations.
The PXN20 devices have two levels of memory hierarchy, a 32 KB unified cache, and 2 MB of internal
flash. The PXN20 has 128 KB on-chip L2 SRAM and the PXN21 has 592 KB on-chip L2 SRAM. Refer
to
Table 1
for specific memory and feature sets of the family members.
1.2
PXN20 Features
provides a summary of the different members of the PXN20 family and their features. This
information is intended to provide an understanding of the range of functionality offered by this family of
devices.
Table 1-1. PXN20 Family Feature Set
Feature
PXN20
PXN21
Central Processing Unit (CPU)
e200z650
e200z650
Cache
32K, 4/8way
32K, 4/8way
Floating Point Unit (FPU)
Yes
Yes
Signal Processing Engine (SPE)
Yes
Yes
Memory Management Unit (MMU)
32 entry
32 entry
CPU Execution Speed
Static, 116 MHz
Static, 116 MHz
Input/Output Processor (IOP)
e200z0
e200z0
IOP Execution Speed
1/2 CPU execution speed
1/2 CPU execution speed
Flash with ECC
2 MB
2 MB
Data Flash Block
8x16 KB
8x16 KB
RAM with ECC
592 KB
128 KB
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...