
Error Correction Status Module (ECSM)
PXN20 Microcontroller Reference Manual, Rev. 1
19-4
Freescale Semiconductor
Offset: ECSM_BAS 0x0024
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R FXS
BE0
FXS
BE1
FXS
BE2
FXS
BE3
0
0
FXS
BE6
FXS
BE7
RBEN WBEN ACC
ERR
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 19-1. FEC Burst Optimization Master Control Register (FBOMCR)
Table 19-3. FBOMCR Field Descriptions
Field
Description
FXSBEn
[0:7]
FEC XBAR slave burst enable. FXSBEn enables bursting by the FEC interface to the XBAR slave port
controlled by that respective FXSBEn bit. If FXSBEn is asserted, then that XBAR slave port enabled by
the bit can accept the bursts allowed by RBEN and WBEN. Otherwise, the FEC interface will not burst to
the XBAR slave port controlled by that respective FXSBEn bit. Read bursts from that XBAR slave port are
enabled by RBEN. Write bursts to that XBAR slave port are enabled by WBEN.
FXSBE0 = Burst enable for haddr[31:29] = 3'h0
FXSBE1 = Burst enable for haddr[31:29] = 3'h1
FXSBE2 = Burst enable for haddr[31:29] = 3'h2
FXSBE3 = Burst enable for haddr[31:29] = 3'h3
FXSBE4 = Burst enable for haddr[31:29] = 3'h4
FXSBE5 = Burst enable for haddr[31:29] = 3'h5
FXSBE6 = Burst enable for haddr[31:29] = 3'h6
FXSBE7 = Burst enable for haddr[31:29] = 3'h7
RBEN
Global read burst enable from XBAR slave port designated by FXSBEn
0 Read bursting from all XBAR slave ports is disabled.
1 Read bursting is enabled from any XBAR slave port whose FXSBEn bit is asserted.
WBEN
Global write burst enable to XBAR slave port designated by FXSBEn
0 Write bursting to all XBAR slave ports is disabled.
1 Write bursting is enabled to any XBAR slave port whose FXSBEn bit is asserted.
ACCERR
Accumulate error - This bit determines whether an error response for the first half of the write burst is
accumulated to the second half of the write burst or discarded. In order to complete the burst, the FEC
interface to the system bus responds by indicating that the first half of the burst completed without error
before it actually writes the data so that it can fetch the second half of the write data from the FIFO. When
actually written onto the system bus, the first half of the write burst can have an error. Because this half
initially responded without an error to the FIFO, the error is discarded or accumulated with the error
response for the second half of the burst.
0 Any error to the first half of the write burst is discarded.
1 Any actual error response to the first half of the write burst is accumulated in the second half's response.
In other words, an error response to the first half will be seen in the response to the second half, even
if the second half does not error.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...