
• Configure the General Purpose Counter as needed and select desired clock source
(GPCNT0/1_CLKSEL in the CLKCFG register)
• Enable Receiver by setting RCV_EN bit to 1 in CTRL register
• Receiver will enter Initial Character Detection mode if ICM bit is set or enter normal
receive mode if ICM bit is not set
• Enable LRC or CRC as desired
21.6.1.3 Configuring Transmitter
The following is a list of configurations that need to be performed (after the "Configuring
EMV SIM" step) in order to configure the EMV SIM transmitter for operation:
• Select desired re-transmission threshold for NACKed characters in TX_THD register
• This is the threshold at which the TNTE flag will be set by using the
TNACK_THD[3:0] bits
• Configure the desired Guard Time between the characters transmitted by writing to
the GETU[7:0] bits in TX_GETU register
• Configure the desired data threshold in TX_THD register.
• Enable necessary interrupts by clearing respective bits in the INT_MASK register
• Configure the General Purpose Counter as needed and select desired clock source
(GPCNT0/1_CLKSEL in the CLKCFG register)
• Enable Transmitter by setting the XMT_EN in the CTRL register
• Enable LRC & CRC as desired
• Program bytes to be transmitted into the Tx FIFO. If DMA is enabled, DMA request
will get asserted automatically.
NOTE
Tx FIFO can be written to after the transmitter is enabled
(XMT_EN = 1). Writing to Tx FIFO while transmitter is
disabled will not be successful and write access will be ignored.
NOTE
The Transmit and Receive operations are mutually exclusive
and should not be enabled together.
21.6.2 Smart Card Interface and Control
Functional Description
K32 L2A Reference Manual, Rev. 2, 01/2020
512
NXP Semiconductors
Summary of Contents for K32 L2A Series
Page 2: ...K32 L2A Reference Manual Rev 2 01 2020 2 NXP Semiconductors...
Page 42: ...K32 L2A Reference Manual Rev 2 01 2020 42 NXP Semiconductors...
Page 122: ...Flash Memory Clock K32 L2A Reference Manual Rev 2 01 2020 122 NXP Semiconductors...
Page 158: ...Debug and security K32 L2A Reference Manual Rev 2 01 2020 158 NXP Semiconductors...
Page 174: ...Module Signal Description Tables K32 L2A Reference Manual Rev 2 01 2020 174 NXP Semiconductors...
Page 246: ...Application information K32 L2A Reference Manual Rev 2 01 2020 246 NXP Semiconductors...
Page 374: ...CMP Trigger Mode K32 L2A Reference Manual Rev 2 01 2020 374 NXP Semiconductors...
Page 384: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 384 NXP Semiconductors...
Page 592: ...Application Information K32 L2A Reference Manual Rev 2 01 2020 592 NXP Semiconductors...
Page 656: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 656 NXP Semiconductors...
Page 664: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 664 NXP Semiconductors...
Page 744: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 744 NXP Semiconductors...
Page 762: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 762 NXP Semiconductors...
Page 806: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 806 NXP Semiconductors...
Page 868: ...Integer square root K32 L2A Reference Manual Rev 2 01 2020 868 NXP Semiconductors...
Page 976: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 976 NXP Semiconductors...
Page 1012: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1012 NXP Semiconductors...
Page 1094: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1094 NXP Semiconductors...
Page 1132: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1132 NXP Semiconductors...
Page 1182: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1182 NXP Semiconductors...
Page 1290: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1290 NXP Semiconductors...