![NXP Semiconductors MPC5566 Reference Manual Download Page 848](http://html1.mh-extra.com/html/nxp-semiconductors/mpc5566/mpc5566_reference-manual_1721850848.webp)
Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5566 Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor
19-45
Figure 19-25. Result Flow During eQADC Operation
19.4.1.1
Assumptions/Requirements Regarding the External Device
The external device exchanges command and result data with the eQADC through the eQADC SSI
interface. This section explains the minimum requirements an external device has to meet to properly
interface with the eQADC. Some assumptions about the architecture of the external device are also
described.
19.4.1.1.1
eQADC SSI Protocol Support
The external device must fully support the eQADC SSI protocol as specified in
Synchronous Serial Interface (SSI) Submodule
,” section of this document. Support for the abort feature is
optional. When aborts are not supported, all command messages bound for an external command buffer
must have the ABORT_ST bit negated - see
Section , “ Command Message Format for External Device
19.4.1.1.2
Number of Command Buffers and Result Buffers
The external device should have a minimum of one and a maximum of two command buffers to store
command data sent from the eQADC. If more than two command buffers are implemented in the external
device, they are not recognized by the eQADC as valid destinations for commands. In this document, the
two valid external command buffers are referred to as command buffer 2 and command buffer 3 (the two
on-chip ADCs being command buffer 0 and 1). The external device decides to which external command
buffer a command should go by decoding the upper bit (BN bit) of the ADC command - see
Result
Queue
System
Memory
RFIFO
n
ADC
Decoder
(16-bits)
(16-bits)
FIFO
Control
Unit
eQADC SSI
eQADC
ADC
eQADC SSI
External Device
Logic
&
Buffers
DMA
Transaction
Done Signals
Host CPU
or
DMAC
DMA
or Interrupt
Requests
NOTES:
n
= 0, 1, 2, 3, 4, 5
ADC Result
RFIFO Header
Result
Message
Result
Format
&
Calibration
Submodule
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...