
Enhanced Serial Communication Interface (eSCI)
MPC5566 Microcontroller Reference Manual, Rev. 2
21-6
Freescale Semiconductor
NOTES
After a reset, the baud rate generator is disabled until the TE bit or the RE
bit is initialized (set for the first time).
The baud rate generator is disabled when SBR0–SBR12 = 0x0000.
23
PT
Parity type. Determines whether the eSCI generates and checks for even parity or odd parity. With even parity, an
even number of 1s clears the parity bit and an odd number of 1s sets the parity bit. With odd parity, an odd number
of 1s clears the parity bit and an even number of 1s sets the parity bit.
0 Even parity
1 Odd parity
24
TIE
Transmitter interrupt enable. Enables the transmit data register empty flag ESCI
x
_SR[TDRE] to generate interrupt
requests. The interrupt is suppressed in TX DMA mode.
0 TDRE interrupt requests disabled
1 TDRE interrupt requests enabled
25
TCIE
Transmission complete interrupt enable. Enables the transmission complete flag ESCIx_SR[TC] to generate
interrupt requests. The interrupt is suppressed in TX DMA mode.
0 TC interrupt requests disabled
1 TC interrupt requests enabled
26
RIE
Receiver full interrupt enable. Enables the receive data register full flag ESCIx_SR[RDRF] and the overrun flag
ESCIx_SR[OR] to generate interrupt requests. The interrupt is suppressed in RX DMA mode.
0 RDRF and OR interrupt requests disabled
1 RDRF and OR interrupt requests enabled
27
ILIE
Idle line interrupt enable. Enables the idle line flag ESCIx_SR[IDLE] to generate interrupt requests.
0 IDLE interrupt requests disabled
1 IDLE interrupt requests enabled
28
TE
Transmitter enable. Enables the eSCI transmitter and configures the TXD pin as being controlled by the eSCI. The
TE bit can be used to queue an idle preamble.
0 Transmitter disabled
1 Transmitter enabled
29
RE
Receiver enable. Enables the eSCI receiver.
0 Receiver disabled
1 Receiver enabled
30
RWU
Receiver wake-up. Standby state.
0 Normal operation.
1 RWU enables the wake-up function and inhibits further receiver interrupt requests. Normally, hardware wakes
the receiver by automatically clearing RWU.
31
SBK
Send break. Toggling SBK sends one break character (Refer to the description of ESCI
x
_CR2[BRK13] for break
character length). Toggling implies clearing the SBK bit before the break character has finished transmitting. As long
as SBK is set, the transmitter continues to send complete break characters.
0 No break characters
1 Transmit break characters
Table 21-3. ESCI
x
_CR1 Field Descriptions (continued)
Field
Description
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...