
Nexus
MPC5566 Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor
25-61
25.14.6.3 DTM Operation
25.14.6.3.1
DTM Queueing
NZ6C3 implements a message queue for DTM messages. Messages that enter the queue are transmitted
via the auxiliary pins in the order in which they are queued.
NOTE
If multiple trace messages must be queued at the same time, watchpoint
messages have the highest priority (WPM
−>
OTM
−>
BTM
−>
DTM).
25.14.6.3.2
Relative Addressing
The relative address feature is compliant with the IEEE
®
-ISTO 5001-2003 standard recommendations,
and is designed to reduce the number of bits transmitted for addresses of data trace messages. Refer to
Section 25.14.2, “ Relative Addressing
for details.
25.14.6.3.3
Data Trace Windowing
Data write/read messages are enabled via the RWT1(2) field in the data trace control register (DTC) for
each DTM channel. Data trace windowing is achieved via the address range defined by the DTEA and
DTSA registers and by the RC1(2) field in the DTC. All e200z6 initiated read/write accesses which fall
inside or outside these address ranges, as programmed, are candidates to be traced.
25.14.6.3.4
Data Access/Instruction Access Data Tracing
The Nexus3 module is capable of tracing both instruction access data or data access data. Each trace
window can be configured for either type of data trace by setting the DI1(2) field within the data trace
control register for each DTM channel.
25.14.6.3.5
e200z6 Bus Cycle Special Cases
Table 25-38. e200z6 Bus Cycle Cases
Special Case
Action
e200z6 bus cycle aborted
Cycle ignored
e200z6 bus cycle with data error (TEA)
Data Trace Message discarded
e200z6 bus cycle completed without error
Cycle captured & transmitted
e200z6 bus cycle initiated by NZ6C3
Cycle ignored
e200z6 bus cycle is an instruction fetch
Cycle ignored
e200z6 bus cycle accesses misaligned data (across 64-bit
boundary)—both 1st and 2nd transactions within data trace
range
1st and 2nd cycle captured, and 2 DTM’s
transmitted (refer to Note)
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...