
Introduction
MPC5566 Microcontroller Reference Manual, Rev. 2
1-8
Freescale Semiconductor
— 24-bit timer resolution
— 20 KB shared code memory, 4 KB shared data memory
— Event-triggered timer subsystem
— High-level assembler and compiler
— Variable number of parameters to allocate per channel
— Double match and capture channels
— Angle clock hardware support
— Shared time or angle counter bus for all eTPU and eMIOS modules
— DMA and interrupt request support
— Nexus class 3 debug support (with some class 4 support)
•
Enhanced queued analog/digital converter (eQADC)
— Two independent ADCs with 12-bit A/D resolution
— Common mode conversion range of 0–5 V
— 40 single-ended input channels, expandable to 65 channels with external multiplexers on the
416 BGA package
— Eight channels can be used as four pairs of differential analog input channels
— 10-bit accuracy at 400 ksamples/sec., 8-bit accuracy at 800 ksamples/sec.
— Supports six FIFO queues with fixed priority
— Queue modes with priority-based preemption; initiated by software command, internal
(eTPU and eMIOS), or external triggers
— DMA and interrupt request support
— Supports all functional modes from QADC (MPC5xx family)
•
Four deserial serial peripheral interface modules (DSPI)
— Serial peripheral interface (SPI)
– Full duplex communication ports with interrupt and eDMA request support
– Supports all functional modes from QSPI submodule of QSMCM (MPC5xx family)
– Support for queues in RAM
– Six chip selects, expandable to 64 with external demultiplexers
– Programmable frame size, baud rate, clock delay, and clock phase on a per-frame basis
– Modified SPI mode for interfacing to peripherals with longer setup time requirements
— Deserial serial interface (DSI)
– Pin reduction by hardware serialization and deserialization of eTPU and eMIOS channels
– Chaining of DSI submodules
– Triggered transfer control and change in data transfer control (for reduced EMI)
•
Two enhanced serial communication interface (eSCI) modules
— UART mode provides NRZ format and half or full duplex interface
— eSCI bit rate up to 1 Mb/sec.
— Advanced error detection, and optional parity generation and detection
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...