
Enhanced Direct Memory Access (eDMA)
MPC5566 Microcontroller Reference Manual, Rev. 2
9-8
Freescale Semiconductor
9.2.2
Register Descriptions
Read operations on reserved bits in a register return undefined data. Do not write operations to reserved
bits. Writing to reserved bits in a register can generate errors. The maximum register bit-width for this
device is 64-bits wide. These registers are implemented as two 32-bit registers, and include an ‘H’ and ‘L’
suffixes, indicating the high and low portions of the control function.
9.2.2.1
eDMA Control Register (EDMA_CR)
The 32-bit EDMA_CR defines the basic operating configuration of the eDMA.
Base + 0x14E0
TCD39
eDMA transfer control descriptor 39
256
Base + 0x1500
TCD40
eDMA transfer control descriptor 40
256
Base + 0x1520
TCD41
eDMA transfer control descriptor 41
256
Base + 0x1540
TCD42
eDMA transfer control descriptor 42
256
Base + 0x1560
TCD43
eDMA transfer control descriptor 43
256
Base + 0x1580
TCD44
eDMA transfer control descriptor 44
256
Base + 0x15A0
TCD45
eDMA transfer control descriptor 45
256
Base + 0x15C0
TCD46
eDMA transfer control descriptor 46
256
Base + 0x15E0
TCD47
eDMA transfer control descriptor 47
256
Base + 0x1600
TCD48
eDMA transfer control descriptor 48
256
Base + 0x1620
TCD49
eDMA transfer control descriptor 49
256
Base + 0x1640
TCD50
eDMA transfer control descriptor 50
256
Base + 0x1660
TCD51
eDMA transfer control descriptor 51
256
Base + 0x1680
TCD52
eDMA transfer control descriptor 52
256
Base + 0x16A0
TCD53
eDMA transfer control descriptor 53
256
Base + 0x16C0
TCD54
eDMA transfer control descriptor 54
256
Base + 0x16E0
TCD55
eDMA transfer control descriptor 55
256
Base + 0x1700
TCD56
eDMA transfer control descriptor 56
256
Base + 0x1720
TCD57
eDMA transfer control descriptor 57
256
Base + 0x1740
TCD58
eDMA transfer control descriptor 58
256
Base + 0x1760
TCD59
eDMA transfer control descriptor 59
256
Base + 0x1780
TCD60
eDMA transfer control descriptor 60
256
Base + 0x17A0
TCD61
eDMA transfer control descriptor 61
256
Base + 0x17C0
TCD62
eDMA transfer control descriptor 62
256
Base + 0x17E0
TCD63
eDMA transfer control descriptor 63
256
Table 9-1. eDMA 32-bit Memory Map (continued)
Address
Register Name
Register Description
Bits
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...