![NXP Semiconductors MPC5566 Reference Manual Download Page 701](http://html1.mh-extra.com/html/nxp-semiconductors/mpc5566/mpc5566_reference-manual_1721850701.webp)
Enhanced Modular Input/Output Subsystem (eMIOS)
MPC5566 Microcontroller Reference Manual, Rev. 2
17-22
Freescale Semiconductor
17.3.1.9
eMIOS
Alternate Address Register (EMIOS_ALTA
n
)
The EMIOS_ALTA
n
register provides an alternate read-only address to access channel registers in PEC
and WPTA modes. If EMIOS_ALTA
n
is used it is possible to access the A2 register in the PEC and WPTA
modes. The EMIOS_ALTA
n
address register does not implement coherency mechanisms such as the
blocking of B register updates after the A register is read.
, “EMIOS_CADR
n
, EMIOS_CBDR
n
, and EMIOS_ALTA
n
Value Assignments,”
shows the
internal registers accessed by address EMIOS_ALTA
n
in each one of the channel operation modes.
The following table describes the field in the eMOIS alternate address register:
17.4
Functional Description
The eMIOS provides independent channels (UC) that can be configured and accessed by the MCU. Four
time bases can be shared by the channels through four counter buses and each unified channel can generate
its own time base. Optionally, the counter A bus can be driven by an external time base from the eTPU
imported through the STAC interface.
NOTE
Counter bus A can be driven by unified channel 23 or by the STAC bus.
Counter bus B, C, and D are driven by unified channels 0, 8, and 16,
respectively. Counter bus A can be shared among all unified channels. UCs
0 to 7 can share counter bus A and B, UCs 8 to 15 can share counter bus A
and C, and UCs 16 to 23 can share counter buses A and D.
Address: UC
n
Base + 0x0014
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
ALTA[8:15]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ALTA[16:31]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 17-10. eMIOS Alternate Address Register (EMIOS_ALTA
n
)
Table 17-12. EMIOS_ALTA
n
Field Descriptions
Field
Description
0–7
Reserved.
8–31
ALTA
Alternate address. Set when an alternate address is provided for accessing both the A1 and A2 channel
registers.
0 Access only A1 register
1 Access both A1 and A2 registers
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...