
Introduction
MPC5566 Microcontroller Reference Manual, Rev. 2
1-6
Freescale Semiconductor
•
Frequency modulated phase-locked loop (FMPLL)
— Input clock frequency: 8–20 MHz
— Current controlled oscillator (ICO) range from 48 MHz to maximum device frequency
— Reduced frequency divider (RFD) for reduced frequency operation without re-lock
— Four selectable modes of operation
— Programmable frequency modulation
— Lock-detect circuitry continuously monitors lock status
— Loss-of-clock (LOC) detection for reference and feedback clocks
— Self-clocked mode (SCM) operation
— On-chip loop filter (reduces number of external components required)
– Engineering clock output configurable: Divide-by-2 to 126 of the system clock frequency
•
External bus interface (EBI)
— 1.8
–
3.3 V nominal I/O voltage
— (the 496-pin VertiCal assembly has the calibration functionality).416 BGA: 32-bit data bus,
24-bit address bus (the 496-pin VertiCal assembly has the calibration functionality).
— Memory controller with support for various memory types
– Non-burst SDR flash and SRAM
– Asynchronous and legacy flash and SRAM
– Most standard memories used with the MPC5xx family
— Configurable bus speed modes
– 50% of system frequency
– 25% of system frequency
— Support for external master accesses to internal addresses
— Burst support
— Bus monitor
– User selectable
– Programmable timeout period (with eight external bus clock resolution)
— Four chip selects: CS[0:3] multiplexed with ADDR[8:11]
— Four write/byte enable (WE/BE[0:3]) signals in the 416-pin package and the 496 pin assembly
— Configurable wait states (via chip selects)
— Optional automatic CLKOUT gating to save power and reduce EMI
— Compatible with MPC5xx external bus (with some limitations)
Selectable drive strengths; 10 pF, 20 pF, 30 pF, 50 pF
— Chip selects: up to four chip selects (CAL_CS[0:3])
•
System integration unit (SIU)
– Centralized GPIO control of bus pins: 416 BGA package: 178 pins
– 416 CSP BGA package: 225 pins
— Centralized pad control on a per-pin basis
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...