
MPC5566 Reference Manual, Rev. 2
Freescale Semiconductor
xxxv
Sending Immediate Command Setup Example . . . . . . . . . . . . . . . . . . . . . . . . . . 19-114
19.5.6.1 MAC Configuration Procedure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19-117
19.5.6.2 Example Calculation of Calibration Constants . . . . . . . . . . . . . . . . . . . . . 19-118
19.5.6.3 Quantization Error Reduction During Calibration . . . . . . . . . . . . . . . . . . . 19-118
Deserial Serial Peripheral Interface (DSPI)
20.2.2.1 Peripheral Chip Select / Slave Select (PCS
[0]_SS) . . . . . . . . . . . . . . . . . . . 20-6
20.2.2.2 Peripheral Chip Selects 1–3 (PCS
[1:3]) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-6
20.2.2.3 Peripheral Chip Select 4 / Master Trigger (PCS
x
[4]_MTRIG) . . . . . . . . . . . 20-7
20.2.2.4 Peripheral Chip Select 5 / Peripheral Chip Select Strobe
[5]_PCSS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-7
) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-7
) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-7
) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-7
20.3.2.1 DSPI Module Configuration Register (DSPIx_MCR) . . . . . . . . . . . . . . . . . 20-8
20.3.2.2 DSPI Transfer Count Register (DSPIx_TCR) . . . . . . . . . . . . . . . . . . . . . . . 20-11
20.3.2.3 DSPI Clock and Transfer Attributes Registers 0–7 (DSPIx_CTARn) . . . . 20-12
20.3.2.4 DSPI Status Register (DSPIx_SR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-19
20.3.2.5 DSPI DMA / Interrupt Request Select and Enable Register (DSPIx_RSER) . . . .
20.3.2.6 DSPI PUSH TX FIFO Register (DSPIx_PUSHR) . . . . . . . . . . . . . . . . . . . 20-23
20.3.2.7 DSPI POP RX FIFO Register (DSPIx_POPR) . . . . . . . . . . . . . . . . . . . . . . 20-25
20.3.2.8 DSPI Transmit FIFO Registers 0–3 (DSPIx_TXFRn) . . . . . . . . . . . . . . . . 20-26
20.3.2.9 DSPI Receive FIFO Registers 0–3 (DSPIx_RXFRn) . . . . . . . . . . . . . . . . . 20-27
Summary of Contents for MPC5566
Page 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Page 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Page 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Page 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Page 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Page 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...