External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
12-29
Figure 12-11. Single-Beat 32-bit Read Cycle, CS Access, One Wait State
Figure 12-12. Single-Beat 32-bit Read Cycle, Non-CS Access, Zero Wait States
Wait state
DATA is valid
CLKOUT
ADDR[8:31]
TS
DATA[0:31]
TA
RD_
WR
BDIP
OE
CS[
n
]
DATA is valid
The EBI drives address and control signals an extra cycle because it uses a latched
version of the external
TA
(1 cycle delayed) to terminate the cycle.
*
*
CLKOUT
ADDR[8:31]
TS
DATA[0:31]
TA(input)
RD_
WR
BDIP
OE
CS[
n
]
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...