Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
17-29
17.4.4.3
eTPU Time Base 2 (TCR2) Visibility Register (ETPU_TB2R)
This register provides visibility of the TCR2 time base for core host read access. This register is read-only.
The value of the TCR2 time base shown can be driven by the TCR2 counter, the angle mode logic, or
imported from the STAC interface, depending on angle mode (an engine cannot import when in angle
mode) and STAC interface configurations set in registers ETPU_TBCR and ETPU_REDCR. For more
information on time bases, refer to the
eTPU Reference Manual
.
Address: Base + 0x0000_0028 (eTPU A)
Access: R/O
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
TCR2
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
TCR2
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 17-12. eTPU Time Base 2 (TCR2) Visibility Register (ETPU_TB2R)
Table 17-13. ETPU_TB2R Bit Field Descriptions
Field
Description
0–7
Reserved.
8–31
TCR2
[0:23]
TCR2 value. Used on matches and captures. For information on TCR2, refer to the
eTPU Reference Manual
.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...