System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
6-19
6.3.1.7
Overrun Status Register (SIU_OSR)
The SIU_OSR flag bits indicate that an overrun has occurred.
Figure 6-8. Overrun Status Register (SIU_OSR)
The following table describes the fields in the overrun status register:
Address: Base + 0x0020
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OVF15 OVF14 OVF13 OVF12 OVF11 OVF10
OVF9 OVF8 OVF7 OVF6 OVF5 OVF4 OVF3 OVF2 OVF1 OVF0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 6-14. SIU_OSR Field Descriptions
Field
Description
0–15
Reserved
16–31
OVF
n
Overrun flag
n.
This bit is set when an overrun occurs on IRQ[
n
]. Bit 31 (OVF0) is the overrun flag for IRQ[0]; bit 16
(OVF15) is overrun flag for IRQ[15].
0 No overrun occurred.
1
An overrun occurred.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...