Enhanced Serial Communication Interface (eSCI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
20-11
11
BERR
Bit error. Indicates a bit on the bus did not match the transmitted bit. If FBR = 0, checking happens after a complete
byte has been transmitted and received again. If FBR = 1, checking happens bit by bit. This bit is only used for LIN
mode.
BERR is also set if an unrequested byte is received (i.e. a byte that is not part of an RX frame) that is not recognized
as a wake-up flag. (Because the data on the RX line does not match the idle state that was assigned to the TX line.)
Clear BERR by writing 1 to it.
A bit error causes the LIN finite state machine (FSM) to reset unless ESCI
x
_LCR[LDBG] is set.
12–14
Reserved.
15
RAF
Receiver active flag. RAF is set when the receiver detects a logic 0 during the RT1 time period of the start bit search.
RAF is cleared when the receiver detects an idle character.
0 No reception in progress.
1 Reception in progress.
16
RXRDY
The eSCI has received LIN data. This bit is set when the ESCI
x
_LCR receives a byte. Clear RXRDY by writing it with
1.
17
TXRDY
The LIN FSM can accept another write to ESCI
x
_LTR. This bit is set when the ESCI
x
_LTR register becomes free.
Clear TXRDY by writing it with 1.
18
LWAKE
Received LIN wake-up signal. A LIN slave has sent a wake-up signal on the bus. When this signal is detected, the
LIN FSM resets. If the setup of a frame had already started, it therefore must be repeated.
LWAKE is set if ESCI receives a LIN 2.0 wake-up signal (in which the baud rate is lower than 32K baud). Refer to
the WU bit.
19
STO
Slave time out. Represents a NO_RESPONSE_ERROR. This is set if a slave does not complete a frame within the
specified maximum frame length. For LIN 1.3 the following formula is used:
20
PBERR
Physical bus error. No valid message can be generated on the bus. This is set if, after the start of a byte transmission,
the input remains unchanged for 31 cycles. This resets the LIN FSM.
21
CERR
CRC error. The CRC pattern received with an extended frame was not correct.
0 No error
1 CRC error
22
CKERR
Checksum error. Checksum error on a received frame.
23
FRC
Frame complete. LIN frame completely transmitted. All LIN data bytes received.
24–30
Reserved.
31
OVFL
ESCI
x
_LRR overflow. The LIN receive register has not been read before a new data byte, CRC, or checksum byte
has been received from the LIN bus. Set when the condition is detected, and cleared by writing 1 to it.
Table 20-6. ESCI
x
_SR Field Descriptions (continued)
Field
Description
TFRAME_MAX
10
NDATA
44
+
×
(
)
1.4
×
=
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...