Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
18-46
Freescale Semiconductor
Figure 18-24. Command Flow During eQADC Operation
Figure 18-25. Result Flow During eQADC Operation
Command
Queue
System
Memory
CFIFO
n
ADC
Priority
Command
Buffer
(32-bits)
(32-bits)
FIFO
Control
Unit
To
ADCs
eQADC SSI
eQADC
ADC
eQADC SSI
External Device
Logic
&
Buffers
DMA
Transaction
Done Signals
Host CPU
or
DMAC
DMA
or Interrupt
Requests
NOTES:
n
= 0, 1, 2, 3, 4, 5
ADC Command
CFIFO Header
Command
Message
Result
Queue
System
Memory
RFIFO
n
ADC
Decoder
(16-bits)
(16-bits)
FIFO
Control
Unit
eQADC SSI
eQADC
ADC
eQADC SSI
External Device
Logic
&
Buffers
DMA
Transaction
Done Signals
Host CPU
or
DMAC
DMA
or Interrupt
Requests
NOTES:
n
= 0, 1, 2, 3, 4, 5
ADC Result
RFIFO Header
Result
Message
Result
Format
&
Calibration
Submodule
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...