System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
6-66
Freescale Semiconductor
6.3.1.80
Pad Configuration Registers 122–124 (SIU_PCR122–SIU_PCR124)
The SIU_PCR122–SIU_PCR124 registers control the function, direction, and electrical attributes of
ETPUA[8:10]_ETPUA[20:22]_GPIO[122:124]. The ETPUA[20:22] output channels only are connected.
The ETPUA[8:10] input and output channels are connected.
Figure 6-79. ETPUA[8:10]_ETPUA[20:22]_GPIO[122:124] Pad Configuration Register
(SIU_PCR122–SIU_PCR124)
Refer to
lists the PA fields for
ETPUA[8:10]_ETPUA[20:22]_GPIO[122:124].
6.3.1.81
Pad Configuration Register 125 (SIU_PCR125)
The SIU_PCR125 register controls the function, direction, and electrical attributes of
ETPUA[11]_ETPUA[23]_GPIO[125]. Only the output channels of ETPUA[23] are connected. Both the
input and output channels of ETPUA[11] are connected.
Figure 6-80. ETPUA[11]_ETPUA[23]_GPIO[125] Pad Configuration Register (SIU_PCR125)
Address: Base + 0x0134
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
The OBE bit must be set to 1 for ETPUA[8:10], or GPIO[122:124] when configured as outputs.
When configured as ETPUA[20], the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to 1 for ETPUA[8:10] or GPIO[122:124] when configured as inputs.
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down value at reset for ETPUA[8:10] pin is determined by WKPCFG.
Table 6-74. PCR122–124 PA Field Definition
PA Field
Pin Function
0b00
GPIO[122:124]
0b01
ETPUA[8:10]
0b10
ETPUA[20:22]
0b11
ETPUA[8:10]
Address: Base + 0x013A
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
The OBE bit must be set to 1 for ETPUA[11] or GPIO[125] when configured as outputs. When configured as ETPUA[23], the
OBE bit has no effect.
IBE
2
2
The IBE bit must be set to 1 for ETPUA[11] or GPIO[125] when configured as inputs. When the pad is configured as an output,
setting the IBE bit to 1 allows the pin state to be reflected in the corresponding GPDI register.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down selection at reset for the ETPUA[11] pin is determined by the WKPCFG pin.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...