Addendum for Revision 1.0
MPC5565 Reference Manual Addendum, Rev. 2
Freescale Semiconductor
3
Table 10-9, “MPC5565
Interrupt Request
Sources”/Page 10-19
Change three rows in the table to correct DSPI_B information. The three interrupt requests were
not assigned to the correct channel numbers.
Figure 5-2, “Master Privilege
Control Registers”/Page 5-5
Change read status for bits 16–31 from zero to reserved.
Table A-1, “Module Base
Addresses”/Page A-1
Correct names of peripheral bridge modules by adding underscore (PBRIDGEA becomes
PBRIDGE_A
,
PBRIDGEB becomes PBRIDGE_B). Only two rows of the table are changed.
Table 1. MPC5565RM Rev 1.0 addendum (continued)
Location
Description
Hardware Vector
Mode Offset
Vector
Number
Source
Description
0x0850
133
DSPI_BSR[TFFF]
DSPI B transfer FIFO fill flag
0x0860
134
DSPI_BSR[TCF]
DSPI B transfer complete flag
0x0870
135
DSPI_BSR[RFDF] DSPI B receive FIFO drain flag
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
W
Reset
0
1
1
1
0
1
1
1
0
1
1
1
0
1
1
1
Access Field 4
Access Field 5
Access Field 6
Access Field 7
Module
Base Address
Page
Peripheral Bridge A (PBRIDGE_A)
0xC3F0_0000
Page A-2
Peripheral Bridge B (PBRIDGE_B)
0xFFF0_0000
Page A-31
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...