Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
17-35
17.4.5.5
eTPU Channel Interrupt Enable Register (ETPU_CIER)
The host interrupt enable bits for all 32 channels are grouped in ETPU_CIER. The bits are mirrored by the
channel configuration registers. For more information on channel configuration registers and interrupt
enable, refer to
Section 17.4.6.2, “eTPU Channel n Configuration Register (ETPU_CnCR)
eTPU
Reference Manual
.
Address: Base + 0x0000_0230 (eTPU A)
Access: R/W1c
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R DTR
OS31
DTR
OS30
DTR
OS29
DTR
OS28
DTR
OS27
DTR
OS26
DTR
OS25
DTR
OS24
DTR
OS23
DTR
OS22
DTR
OS21
DTR
OS20
DTR
OS19
DTR
OS18
DTR
OS17
DTR
OS16
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R DTR
OS15
DTR
OS14
DTR
OS13
DTR
OS12
DTR
OS11
DTR
OS10
DTR
OS9
DTR
OS8
DTR
OS7
DTR
OS6
DTR
OS5
DTR
OS4
DTR
OS3
DTR
OS2
DTR
OS1
DTR
OS0
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 17-17. eTPU Channel Data Transfer Request Overflow Status Register (ETPU_CDTROSR)
Table 17-18. ETPU_CDTROSR Field Descriptions
Field
Description
0–31
DTROS
n
Channel
n
data transfer request overflow status.
0 indicates that no data transfer request overflow occurred in the channel
1 indicates that a data transfer request overflow occurred in the channel.
To clear a status bit, the host must write 1 to it.
For details about data transfer request overflow, refer to the
eTPU Reference Manual
.
Address: Base + 0x0000_0240 (eTPU A)
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CIE
31
CIE
30
CIE
29
CIE
28
CIE
27
CIE
26
CIE
25
CIE
24
CIE
23
CIE
22
CIE
21
CIE
20
CIE
19
CIE
18
CIE
17
CIE
16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CIE
15
CIE
14
CIE
13
CIE
12
CIE
11
CIE
10
CIE
9
CIE
8
CIE
7
CIE
6
CIE
5
CIE
4
CIE
3
CIE
2
CIE
1
CIE
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 17-18. eTPU Channel Interrupt Enable Register (ETPU_CIER)
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...