Peripheral Bridge (PBRIDGE_A, PBRIDGE_B)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
5-6
Freescale Semiconductor
3
MPL0
Master privilege level. Determines how the privilege level of the CPU is determined. Accesses not forced to
user mode by default.
0 Accesses from the CPU are forced to user mode.
1 Accesses from the CPU are not forced to user mode.
4
MBW1
Master buffer writes.
Determines whether the PBRIDGE is enabled to buffer writes from the Nexus. Writes not
able to be buffered by default.
0 Write accesses from the Nexus are not bufferable
1 Write accesses from the Nexus are allowed to be buffered
5
MTR1
Master trusted for reads.
Determines whether the Nexus is trusted for read accesses. Trusted by default.
0 The Nexus is not trusted for read accesses.
1 The Nexus is trusted for read accesses.
6
MTW1
Master trusted for writes. Determines whether the master is trusted for write accesses. Trusted by default.
0 The Nexus is not trusted for write accesses.
1 The Nexus is trusted for write accesses.
7
MPL1
Master privilege level. Determines how the privilege level of the Nexus is determined. Accesses not forced to
user mode by default.
0 Accesses from the Nexus are forced to user mode.
1 Accesses from the Nexus are not forced to user mode.
8
MBW2
Master buffer writes.
Determines whether the PBRIDGE is enabled to buffer writes from the eDMA. Writes not
able to be buffered by default.
0 Write accesses from the eDMA are not bufferable
1 Write accesses from the eDMA are allowed to be buffered
9
MTR2
Master trusted for reads.
Determines whether the eDMA is trusted for read accesses. Trusted by default.
0 The eDMA is not trusted for read accesses.
1 The eDMA is trusted for read accesses.
10
MTW2
Master trusted for writes. Determines whether the master is trusted for write accesses. Trusted by default.
0 The eDMA is not trusted for write accesses.
1 The eDMA is trusted for write accesses.
11
MPL2
Master privilege level. Determines how the privilege level of the eDMA is determined. Accesses not forced to
user mode by default.
0 Accesses from the eDMA are forced to user mode.
1 Accesses from the eDMA are not forced to user mode.
12
MBW3
Master buffer writes.
Determines whether the PBRIDGE is enabled to buffer writes from the EBI. Writes not
able to be buffered by default.
0 Write accesses from the EBI are not bufferable
1 Write accesses from the EBI are allowed to be buffered
13
MTR3
Master trusted for reads.
Determines whether the EBI is trusted for read accesses. Trusted by default.
0 The EBI is not trusted for read accesses.
1 The EBI is trusted for read accesses.
14
MTW3
Master trusted for writes. Determines whether the master is trusted for write accesses. Trusted by default.
0 The EBI is not trusted for write accesses.
1 The EBI is trusted for write accesses.
Table 5-4. PBRIDGE_
x
_MPCR Field Descriptions (continued)
Field
Description
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...