External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
12-40
Freescale Semiconductor
12.4.2.5.1
TBDIP Effect on Burst Transfer
Some memories require different timing on the BDIP signal than the default to run burst cycles. Using the
default value of TBDIP = 0 in the appropriate EBI base register results in BDIP being asserted (SCY + 1)
cycles after the address transfer phase, and being held asserted throughout the cycle regardless of the wait
states between beats (BSCY).
shows an example of the TBDIP = 0 timing for a four-beat
burst with BSCY = 1.
Figure 12-25. Burst 32-bit Read Cycle, One Wait State between Beats, TBDIP = 0
DATA is valid
Wait state
Wait state
CLKOUT
ADDR[8:31]
BDIP
DATA[0:31]
TA
RD_
WR
TS
OE
CS[
n
]
Expects more data
ADDR[29:31] = ‘000’
Wait state
Wait state
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...