Deserial Serial Peripheral Interface (DSPI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
19-13
In master mode, the DSPI
x
_CTAR
n
registers define combinations of transfer attributes such as frame size,
clock phase and polarity, data bit ordering, baud rate, and various delays. In slave mode, a subset of the bit
fields in the DSPI
x
_CTAR0 and DSPI
x
_CTAR1 registers are used to set the slave transfer attributes. Refer
to the individual bit descriptions for details on which bits are used in slave modes.
When the DSPI is configured as an SPI master, the CTAS field in the command portion of the TX FIFO
entry selects which of the DSPI
x
_CTAR registers is used on a per-frame basis. When the DSPI is
configured as an SPI bus slave, the DSPI
x
_CTAR0 register is used.
When the DSPI is configured as a DSI master, the DSICTAS field in the DSPI DSI configuration register
(DSPI
x
_DSICR) selects which of the DSPI
x
_CTAR register is used. For more information on the
DSPI
x
_DSICR, refer to
Section 19.3.2.10, “DSPI DSI Configuration Register (DSPIx_DSICR)
the DSPI is configured as a DSI bus slave, the DSPI
x
_CTAR1 register is used.
In CSI configuration, the transfer attributes are selected based on whether the current frame is SPI data or
DSI data. SPI transfers in CSI configuration follow the protocol described for SPI configuration, and DSI
transfers in CSI configuration follow the protocol described for DSI configuration. CSI configuration is
only valid in conjunction with master mode. Refer to
Section 19.4.5, “Combined Serial Interface (CSI)
” for more details.
.
Address:
Base + 0x000C (DSPI
x
_CTAR0)
Base + 0x0010 (DSPI
x
_CTAR1)
Base + 0x0014 (DSPI
x
_CTAR2)
Base + 0x0018 (DSPI
x
_CTAR3)
Base + 0x001C (DSPIx_CTAR4)
Base + 0x0020 (DSPI
x
_CTAR5)
Base + 0x0024 (DSPI
x
_CTAR6)
Base + 0x0028 (DSPI
x
_CTAR7)
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DBR
FMSZ
CPOL CPHA
LSB
FE
PCSSCK
PASC
PDT
PBR
W
Reset
0
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CSSCK
ASC
DT
BR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 19-5. DSPI Clock and Transfer Attributes Registers 0–7 (DSPI
x
_CTARn)
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...