Error Correction Status Module (ECSM)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
8-15
To avoid the external interrupt (IVOR4) being generated, the application enables non-correctable reporting
in the ECSM, but does not enable that its interrupt be recognized. The INTC_PSR[PRI] value for the ECC
error interrupt request is left at its reset value of 0. The 0 priority level is the lowest priority and is never
recognized, resulting in only the data storage interrupt (IVOR2) being taken.
8.4
Document Revision History
Table 8-16. Changes Between MPC5565RM Revisions 0.1 and 1
No changes since the Preliminary Version Rev 0 was released in January, 2006.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...