Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
18-105
Figure 18-57. Synchronous Serial Interface Protocol Timing
NOTE:
t
MDT
= Minimum t
DT
is programmable and defined in
Section 18.3.2.12, ‘eQADC SSI Control Register (EQADC_SSICR).’
FCK
SDS
Master Sample
Input
SDO
1
End
Transmission
t
DT
Slave Sample
Input
2
3
...
23
24
25
26
1
2
3
...
23
24
25
msb
msb
26
1
2
3
...
23
24
25
26
1
2
3
...
23
24
25
msb
msb
26
1
msb
Begin
Transmission
End
Transmission
Begin
Transmission
SDI
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...