Peripheral Bridge (PBRIDGE_A, PBRIDGE_B)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
5-14
Freescale Semiconductor
Masters can be individually designated as trusted for reads, trusted for writes, or trusted for both reads and
writes, as well as being forced to look as though all accesses from a master are in user mode privilege level.
The PBRIDGE also supports buffered writes, allowing write accesses to be terminated on the system bus
in a single clock cycle, and then subsequently performed on the slave interface. Write buffering is
controllable on a per-peripheral basis. The PBRIDGE implements a two-entry 32-bit write buffer.
5.5
Document Revision History
Table 5-8. Changes Between MPC5565RM Revisions 0.1 and 1
Added a NOTE to Section 5.3.1.2, “Peripheral Access Control Registers (PBRIDGE_x_PACR) and Off-Platform Peripheral
Access Control Registers (PBRIDGE_x_OPACR)”:
NOTE
Write PBRIDGE_x_PACR and PBRIDGE_x_OPACR with a read/modify/write for code compatibility.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...