20
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
19.5.8
I2CMICR Register (Offset = 0x1C) [reset = 0x0]
..........................................................
19.5.9
I2CMCR Register (Offset = 0x20) [reset = 0x0]
...........................................................
19.5.10
I2CMCLKOCNT Register (Offset = 0x24) [reset = 0x0]
................................................
19.5.11
I2CMBMON Register (Offset = 0x2C) [reset = 0x3]
.....................................................
19.5.12
I2CMBLEN Register (Offset = 0x30) [reset = 0x0]
......................................................
19.5.13
I2CMBCNT Register (Offset = 0x34) [reset = 0x0]
......................................................
19.5.14
I2CSOAR Register (Offset = 0x800) [reset = 0x0]
......................................................
19.5.15
I2CSCSR Register (Offset = 0x804) [reset = 0x0]
......................................................
19.5.16
I2CSDR Register (Offset = 0x808) [reset = 0x0]
........................................................
19.5.17
I2CSIMR Register (Offset = 0x80C) [reset = 0x0]
.......................................................
19.5.18
I2CSRIS Register (Offset = 0x810) [reset = 0x0]
........................................................
19.5.19
I2CSMIS Register (Offset = 0x814) [reset = 0x0]
.......................................................
19.5.20
I2CSICR Register (Offset = 0x818) [reset = 0x0]
.......................................................
19.5.21
I2CSOAR2 Register (Offset = 0x81C) [reset = 0x0]
....................................................
19.5.22
I2CSACKCTL Register (Offset = 0x820) [reset = 0x0]
..................................................
19.5.23
I2CFIFODATA Register (Offset = 0xF00) [reset = 0x0]
................................................
19.5.24
I2CFIFOCTL Register (Offset = 0xF04) [reset = 0x00040004]
........................................
19.5.25
I2CFIFOSTATUS Register (Offset = 0xF08) [reset = 0x00010005]
...................................
19.5.26
I2CPP Register (Offset = 0xFC0) [reset = 0x1]
..........................................................
19.5.27
I2CPC Register (Offset = 0xFC4) [reset = 0x1]
..........................................................
20
LCD Controller
................................................................................................................
20.1
Introduction
...............................................................................................................
20.2
Block Diagram
...........................................................................................................
20.3
Functional Description
..................................................................................................
20.3.1
Clocking
........................................................................................................
20.3.2
LCD DMA Engine
.............................................................................................
20.3.3
LIDD Bus Operation
..........................................................................................
20.3.4
Raster Control
.................................................................................................
20.3.5
LCD Frame Buffer
.............................................................................................
20.3.6
Palette RAM
...................................................................................................
20.3.7
Palette
..........................................................................................................
20.3.8
Grayscaler and Serializer – Passive (STN) Mode
........................................................
20.3.9
Grayscaler and Serializer – Active (TFT) Mode
...........................................................
20.3.10
Color and Grayscale Intensities and Modulation Rates
................................................
20.3.11
Summary of Color Depth
...................................................................................
20.3.12
Output Format
................................................................................................
20.3.13
Subpicture Feature
..........................................................................................
20.4
Interrupts
.................................................................................................................
20.5
Bus Transaction Modes
................................................................................................
20.6
Initialization and Configuration
.........................................................................................
20.7
LCD Registers
...........................................................................................................
20.7.1
LCDPID Register (Offset = 0x0) [reset = X]
...............................................................
20.7.2
LCDCTL Register (Offset = 0x4) [reset = 0x0]
............................................................
20.7.3
LCDLIDDCTL Register (Offset = 0xC) [reset = 0x0]
......................................................
20.7.4
LIDDCS0CFG Register (Offset = 0x10) [reset = 0x00440044]
..........................................
20.7.5
LIDDCS0ADDR Register (Offset = 0x14) [reset = 0x0]
..................................................
20.7.6
LIDDCS0DATA Register (Offset = 0x18) [reset = 0x0]
...................................................
20.7.7
LIDDCS1CFG Register (Offset = 0x1C) [reset = 0x00440044]
.........................................
20.7.8
LIDDCS1ADDR Register (Offset = 0x20) [reset = 0x0]
..................................................
20.7.9
LIDDCS1DATA Register (Offset = 0x24) [reset = 0x0]
...................................................
20.7.10
LCDRASTRCTL Register (Offset = 0x28) [reset = 0x0]
................................................
20.7.11
LCDRASTRTIM0 Register (Offset = 0x2C) [reset = 0x0]
...............................................
20.7.12
LCDRASTRTIM1 Register (Offset = 0x30) [reset = 0x0]
...............................................