
EPI Registers
1162
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Table 16-34. EPIRIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
ERRRIS
R
0x0
Error Raw Interrupt Stat
Error Raw Interrupt Status
The error interrupt occurs in the following situations:
• WFIFO Full. For a full WFIFO to generate an error interrupt, the
WFERR bit in the EPIFIFOLVL register must be set.
• Read Stalled. For a stalled read to generate an error interrupt, the
RSERR bit in the EPIFIFOLVL register must be set.
• Timeout. If the MAXWAIT field in the EPIHBnCFG register is
configured to a value other than 0, a timeout error occurs when
XFIFO not-ready signals hold a transaction for more than the
count in the MAXWAIT field.
0x0 = An error has not occurred.
0x1 = A WFIFO Full, a Read Stalled, or a Timeout error has
occurred.
To determine which error occurred, read the status of the EPI Error
Interrupt Status and Clear (EPIEISC) register. This bit is cleared by
writing a 1 to the bit in the EPIEISC register that caused the
interrupt.